## MC9S12KT256 **Data Sheet** HCS12 Microcontrollers MC9S12KT256 Rev. 1.16 06/2010 freescale.com To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: #### http://freescale.com/ A full list of family members and options is included in the appendices. The following revision history table summarizes changes contained in this document. This document contains information for all constituent modules, with the exception of the CPU. For CPU information please refer to CPU12-1 in the CPU12 & CPU12X Reference Manual. ## **Revision History** | Date | Revision<br>Level | Description | |------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | June, 2010 | 1.16 | Change SCI from V1 to V2, Chagne ATD from V2 to V3. Update TIM block guide. Update mask set Table 1-7 Add S12FTS256K2ECC_V1 for the xL33V mask set | | Chapter 1 | MC9S12KT256 Device Overview (MC9S12KT256V1) | 17 | |-------------------|-------------------------------------------------------|-------| | Chapter 2 | 256 Kbyte ECC Flash Module (S12FTS256K2ECCV1) | 73 | | Chapter 3 | 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) | 117 | | Chapter 4 | 4 Kbyte EEPROM Module (S12EETS4KV2) | 161 | | Chapter 5 | Port Integration Module (PIM9KT256V1) | 181 | | Chapter 6 | Clocks and Reset Generator (CRGV4) | 221 | | Chapter 7 | Pierce Oscillator (S12OSCLCPV1) | 257 | | Chapter 8 | Analog-to-Digital Converter (S12ATD10B8CV3) | 263 | | Chapter 9 | Inter-Integrated Circuit (IICV2) | 291 | | Chapter 10<br>315 | Freescale's Scalable Controller Area Network (S12MSCA | NV2). | | Chapter 11 | Serial Communications Interface (S12SCIV2) | 371 | | Chapter 12 | Serial Peripheral Interface (SPIV3) | 401 | | Chapter 13 | Pulse-Width Modulator (S12PWM8B8CV1) | 423 | | Chapter 14 | Timer Module (TIM16B8CV1) | 455 | | Chapter 15 | Dual Output Voltage Regulator (VREG3V3V2) | 487 | | Chapter 16 | Background Debug Module (BDMV4) | 495 | | Chapter 17 | Debug Module (DBGV1) | 521 | | Chapter 18 | Interrupt (INTV1) | 555 | | Chapter 19 | Multiplexed External Bus Interface (MEBIV3) | 563 | | Chapter 20 | Module Mapping Control (MMCV4) | 593 | | Appendix A | Electrical Characteristics | 613 | | Appendix B | Recommended PCB Layout | 647 | | Appendix C | Package Information | 650 | | 1.1 | Introduction | 17 | |-----|-------------------------------------------------------------------------|-----| | | 1.1.1 Features | 17 | | | 1.1.2 Modes of Operation | 19 | | | 1.1.3 MC9S12KT256 Block Diagram | 21 | | 1.2 | Signal Description | 22 | | | 1.2.1 Signal Properties Summary | 24 | | | 1.2.2 Detailed Signal Descriptions | 27 | | | 1.2.3 Power Supply Pins | | | 1.3 | 5 T | | | | 1.3.1 Device Memory Map | 38 | | | 1.3.2 Detailed Register Map | 40 | | | 1.3.3 Part ID Assignments | | | 1.4 | <b>√</b> 1 | | | 1.5 | | | | | 1.5.1 Chip Configuration Summary | | | | 1.5.2 Security | | | | 1.5.3 Low Power Modes | | | 1.6 | | | | | 1.6.1 Vectors | | | | 1.6.2 Resets | 71 | | | Chapter 2 | | | | 256 Kbyte ECC Flash Module (S12FTS256K2ECCV1) | | | 2.1 | Introduction | 72 | | 2.1 | 2.1.1 Glossary | | | | 2.1.1 Glossary | | | | 2.1.2 Peatures 2.1.3 Modes of Operation | | | | 2.1.4 Block Diagram | | | 2.2 | <u> </u> | | | 2.3 | | | | 2.5 | 2.3.1 Module Memory Map | | | | 2.3.2 Register Descriptions | | | 2.4 | 8 | | | | 2.4.1 Flash Command Operations | | | 2.5 | * | | | 2.0 | 2.5.1 Wait Mode | | | | 2.5.2 Stop Mode | | | | 2.5.3 Background Debug Mode | | | 2.6 | | | | | 2.6.1 Unsecuring the MCU using Backdoor Key Access | | | | • | | | | 2.6.2 Unsecuring the Flash Module in Special Single-Chip Mode using BDM | 113 | | | 2.7.1 Flash Reset Sequence | 113 | |-----|-------------------------------------------------------------------------|-----| | | 2.7.2 Reset While Flash Command Active | 114 | | 2.8 | Interrupts | 114 | | | 2.8.1 Description of Flash Interrupt Operation | 114 | | | Chapter 2 | | | | Chapter 3 | | | 0.1 | 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) | 115 | | 3.1 | Introduction | | | | 3.1.1 Glossary | | | | 3.1.2 Features | | | | 3.1.3 Modes of Operation | | | 2.2 | 3.1.4 Block Diagram | | | 3.2 | External Signal Description | | | 3.3 | Memory Map and Register Definition | | | | 3.3.1 Module Memory Map | | | 2.4 | 3.3.2 Register Descriptions | | | 3.4 | Functional Description | | | 2.5 | 3.4.1 Flash Command Operations (NVM User Mode) | | | 3.5 | Operating Modes | | | | | | | | 3.5.2 Stop Mode | | | 3.6 | Flash Module Security | | | 3.0 | 3.6.1 Unsecuring the MCU using Backdoor Key Access | | | | 3.6.2 Unsecuring the Flash Module in Special Single-Chip Mode using BDM | | | 3.7 | Resets | | | 3.1 | 3.7.1 Flash Reset Sequence | | | | 3.7.2 Reset While Flash Command Active | | | 3.8 | Interrupts | | | 5.0 | 3.8.1 Description of Flash Interrupt Operation | | | | 3.6.1 Description of Flash Interrupt Operation | 130 | | | Chapter 4 | | | | 4 Kbyte EEPROM Module (S12EETS4KV2) | | | 4.1 | Introduction | 161 | | | 4.1.1 Glossary | | | | 4.1.2 Features | | | | 4.1.3 Modes of Operation | | | | 4.1.4 Block Diagram | | | 4.2 | External Signal Description | | | 4.3 | Memory Map and Register Definition | | | | 4.3.1 Module Memory Map | | | | 4.3.2 Register Descriptions | | | 4.4 | Functional Description | | | | 4.4.1 Program and Erase Operation | | | | • | | | 4.5 | Operating Modes | | |-----|-----------------------------------------------------------------------------------|-----| | | 4.5.1 Wait Mode | 179 | | | 4.5.2 Stop Mode | 179 | | | 4.5.3 Background Debug Mode | 180 | | 4.6 | Resets | 180 | | 4.7 | Interrupts | 180 | | | | | | | Chapter 5 | | | | Port Integration Module (PIM9KT256V1) | | | 5.1 | Introduction | 181 | | | 5.1.1 Features | 181 | | | 5.1.2 Block Diagram | 182 | | 5.2 | External Signal Description | 183 | | | 5.2.1 Signal Properties | 183 | | 5.3 | Memory Map and Register Definition | 187 | | | 5.3.1 Port T Registers | 189 | | | 5.3.2 Port S Registers | 192 | | | 5.3.3 Port M Registers | 196 | | | 5.3.4 Port P Registers | 202 | | | 5.3.5 Port H Registers | 207 | | | 5.3.6 Port J Registers | 211 | | 5.4 | Functional Description | | | | 5.4.1 I/O Register | | | | 5.4.2 Input Register | | | | 5.4.3 Data Direction Register | | | | 5.4.4 Reduced Drive Register | | | | 5.4.5 Pull Device Enable Register | | | | 5.4.6 Polarity Select Register | | | | 5.4.7 Pin Configuration Summary | | | 5.5 | Resets | | | | 5.5.1 Reset Initialization | | | 5.6 | Interrupts | | | | 5.6.1 General | | | | 5.6.2 Interrupt Sources | | | | 5.6.3 Operation in Stop Mode | 220 | | | Chapter 6 | | | | Chapter 6 | | | | Clocks and Reset Generator (CRGV4) Block Description | | | 6.1 | Introduction | | | | 6.1.1 Features | | | | 6.1.2 Modes of Operation | | | | 6.1.3 Block Diagram | | | 6.2 | External Signal Description | | | | 6.2.1 V <sub>DDPLL</sub> , V <sub>SSPLL</sub> — PLL Operating Voltage, PLL Ground | 223 | | | | | | | 6.2.2 | XFC — PLL Loop Filter Pin | . 223 | |-----|----------|-------------------------------------------------------------------------------|-------| | | 6.2.3 | RESET — Reset Pin | | | 6.3 | Memor | y Map and Register Definition | | | | 6.3.1 | Module Memory Map | | | | 6.3.2 | Register Descriptions | | | 6.4 | Functio | nal Description | | | | 6.4.1 | Phase Locked Loop (PLL) | | | | 6.4.2 | System Clocks Generator | . 239 | | | 6.4.3 | Clock Monitor (CM) | . 240 | | | 6.4.4 | Clock Quality Checker | . 240 | | | 6.4.5 | Computer Operating Properly Watchdog (COP) | . 242 | | | 6.4.6 | Real-Time Interrupt (RTI) | . 243 | | | 6.4.7 | Modes of Operation | . 243 | | | 6.4.8 | Low-Power Operation in Run Mode | . 244 | | | 6.4.9 | Low-Power Operation in Wait Mode | . 244 | | | 6.4.10 | Low-Power Operation in Stop Mode | . 248 | | 6.5 | Resets | | . 252 | | | 6.5.1 | Clock Monitor Reset | . 254 | | | 6.5.2 | Computer Operating Properly Watchdog (COP) Reset | . 254 | | | 6.5.3 | Power-On Reset, Low Voltage Reset | . 255 | | 6.6 | Interrup | ots | . 256 | | | 6.6.1 | Real-Time Interrupt | | | | 6.6.2 | PLL Lock Interrupt | | | | 6.6.3 | Self-Clock Mode Interrupt | . 256 | | | | Chapter 7 | | | | | Pierce Oscillator (S12OSCLCPV1) | | | 7.1 | Introduc | ction | . 257 | | | 7.1.1 | Features | | | | 7.1.2 | Modes of Operation | . 257 | | | 7.1.3 | Block Diagram | . 258 | | 7.2 | Externa | l Signal Description | . 258 | | | 7.2.1 | V <sub>DDPLL</sub> and V <sub>SSPLL</sub> — Operating and Ground Voltage Pins | . 258 | | | 7.2.2 | EXTAL and XTAL — Input and Output Pins | | | | 7.2.3 | XCLKS — Input Signal | . 260 | | 7.3 | Memor | y Map and Register Definition | . 260 | | 7.4 | Functio | nal Description | . 260 | | | 7.4.1 | Gain Control | | | | 7.4.2 | Clock Monitor | . 260 | | | 7.4.3 | Wait Mode Operation | . 261 | | | 7.4.4 | Stop Mode Operation | | | | | | | ## Chapter 8 Analog-to-Digital Converter (S12ATD10B8CV3) | 8.1 | Introdu | ction | 263 | |------------|-----------|---------------------------------------------------------------------------|-----| | | 8.1.1 | Features | 263 | | | 8.1.2 | Modes of Operation | 263 | | | 8.1.3 | Block Diagram | 264 | | 8.2 | Externa | d Signal Description | 264 | | | 8.2.1 | ANx (x = 7, 6, 5, 4, 3, 2, 1, 0) — Analog Input Pin | 264 | | | 8.2.2 | ETRIG3, ETRIG2, ETRIG1, and ETRIG0 — External Trigger Pins | 264 | | | 8.2.3 | V <sub>RH and</sub> V <sub>RL</sub> — High and Low Reference Voltage Pins | 264 | | | 8.2.4 | V <sub>DDA</sub> and V <sub>SSA</sub> — Power Supply Pins | | | 8.3 | Memor | y Map and Register Definition | 266 | | | 8.3.1 | Module Memory Map | 266 | | | 8.3.2 | Register Descriptions | 266 | | 8.4 | Functio | nal Description | 285 | | | 8.4.1 | Analog Sub-Block | 285 | | | 8.4.2 | Digital Sub-Block | | | 8.5 | Initializ | cation/Application Information | | | | 8.5.1 | Setting up and starting an A/D conversion | | | | 8.5.2 | Aborting an A/D conversion | 289 | | 8.6 | | | | | 8.7 | Interrup | ots | 289 | | | | Chapter 9 Inter-Integrated Circuit (IICV2) Block Description | | | 9.1 | | ction | | | | 9.1.1 | Features | | | | 9.1.2 | Modes of Operation | | | 0.0 | 9.1.3 | Block Diagram | | | 9.2 | | d Signal Description | | | | 9.2.1 | IIC_SCL — Serial Clock Line Pin | | | 0.2 | 9.2.2 | IIC_SDA — Serial Data Line Pin | | | 9.3 | • | y Map and Register Definition | | | | | Module Memory Map | | | 0.4 | 9.3.2 | Register Descriptions | | | 9.4 | 9.4.1 | nal Description | | | | 9.4.1 | I-Bus Protocol | | | | 9.4.2 | Operation in Wait Mode | | | | 9.4.3 | | | | 9.5 | | Operation in Stop Mode | | | 9.5<br>9.6 | | ots | | | 9.7 | - | cation/Application Information | | | ).1 | 9.7.1 | IIC Programming Examples | | | | 2.1.1 | The Hogramming Drampies | 511 | | | Chapter 10 | | |------|-----------------------------------------------------------|-------| | | Freescale's Scalable Controller Area Network (S12MSCANV2) | | | 10.1 | Introduction | . 315 | | | 10.1.1 Glossary | . 315 | | | 10.1.2 Block Diagram | . 316 | | | 10.1.3 Features | . 316 | | | 10.1.4 Modes of Operation | . 317 | | 10.2 | External Signal Description | . 317 | | | 10.2.1 RXCAN — CAN Receiver Input Pin | . 317 | | | 10.2.2 TXCAN — CAN Transmitter Output Pin | . 317 | | | 10.2.3 CAN System | . 317 | | 10.3 | Memory Map and Register Definition | . 318 | | | 10.3.1 Module Memory Map | | | | 10.3.2 Register Descriptions | | | | 10.3.3 Programmer's Model of Message Storage | | | 10.4 | Functional Description | | | | 10.4.1 General | | | | 10.4.2 Message Storage | | | | 10.4.3 Identifier Acceptance Filter | | | | 10.4.4 Modes of Operation | | | | 10.4.5 Low-Power Options | | | | 10.4.6 Reset Initialization | | | | 10.4.7 Interrupts | | | 10.5 | Initialization/Application Information | | | 10.5 | 10.5.1 MSCAN initialization | | | | 10.3.1 MDC/11 induitzation | . 50, | | | Chapter 11 | | | | Serial Communications Interface (S12SCIV2) | | | | | | | | Block Description | | | 11.1 | Introduction | | | | 11.1.1 Glossary | | | | 11.1.2 Features | | | | 11.1.3 Modes of Operation | | | | 11.1.4 Block Diagram | | | 11.2 | External Signal Description | . 374 | | | 11.2.1 TXD-SCI Transmit Pin | . 374 | | | 11.2.2 RXD-SCI Receive Pin | . 374 | | 11.3 | Memory Map and Registers | . 375 | | | 11.3.1 Module Memory Map | . 375 | | | 11.3.2 Register Descriptions | | | 11.4 | Functional Description | | | | 11.4.1 Data Format | | | | 11.4.2 Baud Rate Generation | | | | 11.4.3 Transmitter | | | | | | | | 11.4.4 Receiver | 389 | |------|-------------------------------------------------------|-----| | | 11.4.5 Single-Wire Operation | 398 | | | 11.4.6 Loop Operation | 398 | | 11.5 | Initialization Information | 398 | | | 11.5.1 Reset Initialization | 398 | | | 11.5.2 Interrupt Operation | | | | 11.5.3 Recovery from Wait Mode | | | | | | | | Chapter 12 | | | | Serial Peripheral Interface (SPIV3) Block Description | | | 12.1 | Introduction | 401 | | | 12.1.1 Features | | | | 12.1.2 Modes of Operation | | | | 12.1.3 Block Diagram | | | 12.2 | External Signal Description | | | | 12.2.1 MOSI — Master Out/Slave In Pin | | | | 12.2.2 MISO — Master In/Slave Out Pin | | | | 12.2.3 <del>SS</del> — Slave Select Pin | | | | 12.2.4 SCK — Serial Clock Pin | | | 12.3 | | | | | 12.3.1 Module Memory Map | | | | 12.3.2 Register Descriptions | | | 12.4 | Functional Description | | | | 12.4.1 Master Mode | | | | 12.4.2 Slave Mode | 413 | | | 12.4.3 Transmission Formats | 414 | | | 12.4.4 SPI Baud Rate Generation | 417 | | | 12.4.5 Special Features | 418 | | | 12.4.6 Error Conditions | 419 | | | 12.4.7 Operation in Run Mode | 420 | | | 12.4.8 Operation in Wait Mode | 420 | | | 12.4.9 Operation in Stop Mode | 420 | | 12.5 | Reset | 421 | | 12.6 | Interrupts | 421 | | | 12.6.1 MODF | 421 | | | 12.6.2 SPIF | 421 | | | 12.6.3 SPTEF | 421 | | | Ob 2004 200 400 | | | | Chapter 13 | | | | Pulse-Width Modulator (S12PWM8B8CV1) | | | 13.1 | Introduction | | | | 13.1.1 Features | | | | 13.1.2 Modes of Operation | | | | 13.1.3 Block Diagram | 424 | | | | | | 13.2 | External Signal Description | 424 | |------|--------------------------------------------------------------|-----| | | 13.2.1 PWM7 — PWM Channel 7 | 424 | | | 13.2.2 PWM6 — PWM Channel 6 | 424 | | | 13.2.3 PWM5 — PWM Channel 5 | 425 | | | 13.2.4 PWM4 — PWM Channel 4 | 425 | | | 13.2.5 PWM3 — PWM Channel 3 | 425 | | | 13.2.6 PWM3 — PWM Channel 2 | 425 | | | 13.2.7 PWM3 — PWM Channel 1 | 425 | | | 13.2.8 PWM3 — PWM Channel 0 | 425 | | 13.3 | Memory Map and Register Definition | 425 | | | 13.3.1 Module Memory Map | 425 | | | 13.3.2 Register Descriptions | 426 | | 13.4 | Functional Description | 441 | | | 13.4.1 PWM Clock Select | 441 | | | 13.4.2 PWM Channel Timers | 444 | | 13.5 | Resets | 452 | | 13.6 | Interrupts | 453 | | | | | | | Chapter 14 | | | | Timer Module (TIM16B8CV1) Block Description | | | 14.1 | Introduction | 455 | | | 14.1.1 Features | 455 | | | 14.1.2 Modes of Operation | 455 | | | 14.1.3 Block Diagrams | 456 | | 14.2 | External Signal Description | 458 | | | 14.2.1 IOC7 — Input Capture and Output Compare Channel 7 Pin | 458 | | | 14.2.2 IOC6 — Input Capture and Output Compare Channel 6 Pin | 458 | | | 14.2.3 IOC5 — Input Capture and Output Compare Channel 5 Pin | 458 | | | 14.2.4 IOC4 — Input Capture and Output Compare Channel 4 Pin | | | | 14.2.5 IOC3 — Input Capture and Output Compare Channel 3 Pin | | | | 14.2.6 IOC2 — Input Capture and Output Compare Channel 2 Pin | 459 | | | 14.2.7 IOC1 — Input Capture and Output Compare Channel 1 Pin | | | | 14.2.8 IOC0 — Input Capture and Output Compare Channel 0 Pin | | | 14.3 | Memory Map and Register Definition | | | | 14.3.1 Module Memory Map | | | | 14.3.2 Register Descriptions | | | 14.4 | Functional Description | | | | 14.4.1 Prescaler | | | | 14.4.2 Input Capture | | | | 14.4.3 Output Compare | | | | 14.4.4 Pulse Accumulator | | | | 14.4.5 Event Counter Mode | | | | 14.4.6 Gated Time Accumulation Mode | | | | Resets | | | 14.6 | Interrupts | 481 | | | | | | | 14.6.1 Channel [7:0] Interrupt (C[7:0]F) | 481 | |-------|---------------------------------------------------------------------------|-----------------| | | 14.6.2 Pulse Accumulator Input Interrupt (PAOVI) | 482 | | | 14.6.3 Pulse Accumulator Overflow Interrupt (PAOVF) | | | | 14.6.4 Timer Overflow Interrupt (TOF) | | | | Chantar 4E | | | | Chapter 15 | | | | Dual Output Voltage Regulator (VREG3V3V2) | | | 1 = 1 | Block Description | 407 | | 15.1 | Introduction | | | | 15.1.1 Features | | | | 15.1.2 Modes of Operation | | | | 15.1.3 Block Diagram | | | 15.2 | External Signal Description | | | | 15.2.1 V <sub>DDR</sub> — Regulator Power Input | | | | 15.2.2 V <sub>DDA</sub> , V <sub>SSA</sub> — Regulator Reference Supply | | | | 15.2.3 V <sub>DD</sub> , V <sub>SS</sub> — Regulator Output1 (Core Logic) | | | | 15.2.4 V <sub>DDPLL</sub> , V <sub>SSPLL</sub> — Regulator Output2 (PLL) | | | | 15.2.5 V <sub>REGEN</sub> — Optional Regulator Enable | | | 15.3 | Memory Map and Register Definition | | | | 15.3.1 Module Memory Map | | | | 15.3.2 Register Descriptions | | | 15.4 | Functional Description | | | | 15.4.1 REG — Regulator Core | | | | 15.4.2 Full-Performance Mode | | | | 15.4.3 Reduced-Power Mode | | | | 15.4.4 LVD — Low-Voltage Detect | | | | 15.4.5 POR — Power-On Reset | | | | 15.4.6 LVR — Low-Voltage Reset | | | | 15.4.7 CTRL — Regulator Control | | | 15.5 | Resets | | | | 15.5.1 Power-On Reset | | | | 15.5.2 Low-Voltage Reset | | | 15.6 | Interrupts | | | | 15.6.1 LVI — Low-Voltage Interrupt | 493 | | | Chapter 16 | | | | Background Debug Module (BDMV4) Block Description | | | 16.1 | Introduction | 495 | | 10.1 | 16.1.1 Features | | | | 16.1.2 Modes of Operation | | | 162 | External Signal Description | | | 10.2 | 16.2.1 BKGD — Background Interface Pin | | | | 16.2.2 TAGHI — High Byte Instruction Tagging Pin | | | | 16.2.3 TAGLO — Low Byte Instruction Tagging Pin | | | | 10.2.5 17 GLO — Low Byte instruction ragging I in | <del>4</del> 7/ | | | | | | 16.3 | Memory Map and Register Definition | 498 | |------|-----------------------------------------------------|-----| | | 16.3.1 Module Memory Map | 498 | | | 16.3.2 Register Descriptions | 499 | | 16.4 | Functional Description | | | | 16.4.1 Security | | | | 16.4.2 Enabling and Activating BDM | | | | 16.4.3 BDM Hardware Commands | | | | 16.4.4 Standard BDM Firmware Commands | | | | 16.4.5 BDM Command Structure | 507 | | | 16.4.6 BDM Serial Interface | | | | 16.4.7 Serial Interface Hardware Handshake Protocol | 512 | | | 16.4.8 Hardware Handshake Abort Procedure | 514 | | | 16.4.9 SYNC — Request Timed Reference Pulse | 517 | | | 16.4.10Instruction Tracing | 517 | | | 16.4.11Instruction Tagging | 518 | | | 16.4.12Serial Communication Time-Out | | | | 16.4.13Operation in Wait Mode | 519 | | | 16.4.14Operation in Stop Mode | 519 | | | | | | | Chapter 17 | | | | Debug Module (DBGV1) Block Description | | | 17.1 | Introduction | 521 | | | 17.1.1 Features | 521 | | | 17.1.2 Modes of Operation | 523 | | | 17.1.3 Block Diagram | 523 | | 17.2 | External Signal Description | 525 | | 17.3 | Memory Map and Register Definition | 526 | | | 17.3.1 Module Memory Map | 526 | | | 17.3.2 Register Descriptions | 526 | | 17.4 | Functional Description | 542 | | | 17.4.1 DBG Operating in BKP Mode | 542 | | | 17.4.2 DBG Operating in DBG Mode | 544 | | | 17.4.3 Breakpoints | 551 | | 17.5 | Resets | 552 | | 17.6 | Interrupts | 552 | | | | | | | Chapter 18 | | | | Interrupt (INTV1) Block Description | | | 18.1 | Introduction | 555 | | | 18.1.1 Features | 556 | | | 18.1.2 Modes of Operation | 556 | | 18.2 | External Signal Description | | | 18.3 | Memory Map and Register Definition | 557 | | | 18.3.1 Module Memory Map | | | | | | | | | | | | 18.3.2 Register Descriptions | 557 | |-------------|-------------------------------------------------------------|-----| | 18.4 | Functional Description | 559 | | | 18.4.1 Low-Power Modes | 560 | | 18.5 | Resets | 560 | | | Interrupts | | | | 18.6.1 Interrupt Registers | | | | 18.6.2 Highest Priority I-Bit Maskable Interrupt | | | | 18.6.3 Interrupt Priority Decoder | | | 18.7 | Exception Priority | | | | Chapter 19 | | | | Multiplexed External Bus Interface (MEBIV3) | | | 19.1 | Introduction | 563 | | | 19.1.1 Features | | | | 19.1.2 Modes of Operation | | | 19.2 | External Signal Description | | | | Memory Map and Register Definition | | | 17.0 | 19.3.1 Module Memory Map | | | | 19.3.2 Register Descriptions | | | 194 | Functional Description | | | 17.1 | 19.4.1 Detecting Access Type from External Signals | | | | 19.4.2 Stretched Bus Cycles | | | | 19.4.3 Modes of Operation | | | | 19.4.4 Internal Visibility | | | | 19.4.5 Low-Power Options | | | | • | | | | Chapter 20 Module Mapping Control (MMCV4) Block Description | | | 20.1 | Introduction | 502 | | 20.1 | 20.1.1 Features | | | | 20.1.1 Peatures 20.1.2 Modes of Operation | | | 20.2 | • | | | | External Signal Description | | | 20.3 | | | | | 20.3.1 Module Memory Map | | | 20.4 | 20.3.2 Register Descriptions | | | 20.4 | Functional Description | | | | 20.4.1 Bus Control | | | | 20.4.2 Address Decoding | | | | 20.4.3 Memory Expansion | 608 | | | Appendix A | | | | Electrical Characteristics | | | <b>A</b> .1 | General | | | | A.1.1 Parameter Classification | 613 | | | | | | | A.1.2 | Power Supply | 613 | |-------------|----------|-----------------------------------------------|-----| | | A.1.3 | Pins | 614 | | | A.1.4 | Current Injection | 615 | | | A.1.5 | Absolute Maximum Ratings | 615 | | | A.1.6 | ESD Protection and Latch-up Immunity | 616 | | | A.1.7 | Operating Conditions | 617 | | | | Power Dissipation and Thermal Characteristics | | | | A.1.9 | I/O Characteristics | 620 | | | A.1.10 | Supply Currents | 622 | | A.2 | Voltage | Regulator | 624 | | A.3 | Chip Po | ower-up and LVI/LVR Graphical Explanation | 625 | | A.4 | Output 1 | Loads | 626 | | | A.4.1 | Resistive Loads | 626 | | | A.4.2 | Capacitive Loads. | 626 | | A.5 | ATD CI | haracteristics | | | | A.5.1 | ATD Operating Characteristics. | 627 | | | A.5.2 | Factors Influencing Accuracy | 628 | | | A.5.3 | ATD Accuracy | 629 | | A.6 | | Flash and EEPROM | | | | | NVM Timing | | | | A.6.2 | NVM Reliability | 634 | | A.7 | Reset, C | Oscillator and PLL | | | | A.7.1 | Startup | | | | A.7.2 | Oscillator | | | | | Phase Locked Loop | | | A.8 | | N | | | A.9 | | | | | | | Master Mode | | | | | Slave Mode | | | A.10 | | l Bus Timing | | | | A.10.1 | General Muxed Bus Timing | 644 | | | | Appendix B Recommended PCB Layout | | | | | | | | | | Appendix C Package Information | | | <b>C</b> .1 | 112-Pin | LQFP Package | 651 | | | | QFP Package | | #### 1.1 Introduction The MC9S12KT256 is a 112/80 pin 16-bit Flash-based microcontroller family targeted for high reliability systems. The MC9S12KT256 has an increased performance in reliability over the life of the product due to a built-in Error Checking and Correction Code (ECC) in the Flash memory. The program and erase operations automatically generate six parity bits per word making ECC transparent to the user. The MC9S12KT256 is comprised of standard on-chip peripherals including a 16-bit central processing unit (CPU12), 256K bytes of Flash EEPROM, 4K bytes of EEPROM, 12K bytes of RAM, two asynchronous serial communications interface (SCI), three serial peripheral interface (SPI), IIC-bus, an 8-channel IC/OC timer, two 8-channel 10-bit analog-to-digital converters (ADC), an 8-channel pulse-width modulator (PWM), three CAN 2.0 A, B software compatible modules, 29 discrete digital I/O channels (Port A, Port B, Port E and Port K), and 20 discrete digital I/O lines with interrupt and wakeup capability. The MC9S12KT256 has full 16-bit data paths throughout, however, the external bus can operate in an 8-bit narrow mode so single 8-bit wide memory can be interfaced for lower cost systems. The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. #### 1.1.1 Features - HCS12 Core - 16-bit HCS12 CPU - Upward compatible with M68HC11 instruction set - Interrupt stacking and programmer's model identical to M68HC11 - Instruction queue - Enhanced indexed addressing - MEBI (Multiplexed External Bus Interface) - MMC (Memory Map and Interface) - INT (Interrupt Controller) - DBG (Debugger) - BDM (Background Debug Mode) - Oscillator - 4MHz to 16MHz frequency range - Pierce with amplitude loop control - Clock monitor - Clock and Reset Generator (CRG) - Phase-locked loop clock frequency multiplier - Self Clock mode in absence of external clock - COP watchdog - Real Time interrupt (RTI) - Memory - 256K Byte Flash EEPROM - Internal program/erase voltage generation - Security and Block Protect bits - Hamming Error Correction Coding (ECC) - 4K Byte EEPROM - 12K Byte static RAM Single-cycle misaligned word accesses without wait states - Analog-to-Digital Converters (ADC) - Two 8-channel modules with 10-bit resolution - External conversion trigger capability - 8-channel Timer (TIM) - Programmable input capture or output compare channels - Simple PWM mode - Counter Modulo Reset - External Event Counting - Gated Time Accumulation - 8-channel Pulse Width Modulator (PWM) - Programmable period and duty cycle per channel - 8-bit 8-channel or 16-bit 4-channel - Edge and center aligned PWM signals - Emergency shutdown input - Three 1M bit per second, CAN 2.0 A, B software compatible modules - Five receive and three transmit buffers - Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or 8 x 8 bit - Four separate interrupt channels for Rx, Tx, error and wake-up - Low-pass filter wake-up function - Loop-back for self test operation - Serial interfaces - Two asynchronous serial communication interface (SCI) - Three synchronous serial peripheral interface (SPI) - Inter-IC Bus (IIC) - Internal 2.5V Regulator - Input voltage range from 3.15V to 5.5V MC9S12KT256 Data Sheet, Rev. 1.16 - Low power mode capability - Low Voltage Reset (LVR) and Low Voltage Interrupt (LVI) - 20 key wake up inputs - Rising or falling edge triggered interrupt capability - Digital filter to prevent short pulses from triggering interrupts - Programmable pull ups and pull downs - Operating frequency for ambient temperatures (T<sub>A</sub> -40°C to 125°C) - 50MHz equivalent to 25MHz Bus Speed - 112-Pin LQFP or 80-Pin QFP package - I/O lines with 3.3V/5V input and drive capability - 3.3V/5V A/D converter inputs ## 1.1.2 Modes of Operation - Normal modes - Normal Single-Chip Mode - Normal Expanded Wide Mode - Normal Expanded Narrow Mode - Emulation Expanded Wide Mode - Emulation Expanded Narrow Mode - Special Operating Modes - Special Single-Chip Mode with active Background Debug Mode - Special Test Mode (Freescale use only) - Special Peripheral Mode (Freescale use only) - Each of the above modes of operation can be configured for three Low power submodes - Stop Mode - Pseudo Stop Mode - Wait Mode - Secure operation, preventing the unauthorized read and write of the memory contents. Table 1-1 shows a feature overview of the MC9S12KT256 members. Table 1-1. List of MC9S12KT256 members | Device | Temp Options <sup>1</sup> | Flash | RAM | EEPROM | Package | CAN | SCI | SPI | IIC | A/D <sup>2</sup> | PWM <sup>2</sup> | TIM <sup>2</sup> | I/O <sup>3</sup> | | |-------------|---------------------------|---------|-----------|--------------|------------|----------|-----|-----|-----|------------------|------------------|------------------|------------------|----| | MC9S12KT256 | C, V, M | 256K | 12K | 4K | 112 LQFP | 3 | 2 | 3 | 1 | 16 | 8 | 8 | 91 | | | MC9S12KG256 | C, V, M | C, V, M | 256K | 12K | 4K | 112 LQFP | 2 | 2 | 3 | 1 | 16 | 8 | 8 | 91 | | | | | C, V, IVI | C, V, W 250K | 30N 12N 4N | 80 QFP | 2 | 2 | 3 | 1 | 8 | 7 | 8 | 59 | <sup>&</sup>lt;sup>1</sup> C: TA = 85°C, f = 25MHz. V: TA=105°C, f = 25MHz. M: TA= 125°C, f = 25MHz Figure 1-1 shows the part number coding based on the package and temperature options for the MC9S12KT256. Figure 1-1. Order Part number Coding MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>2</sup> Number of channels <sup>&</sup>lt;sup>3</sup> I/O is the sum of ports capable to act as digital input or output. ## 1.1.3 MC9S12KT256 Block Diagram Figure 1-2. MC9S12KT256 Block Diagram ## 1.2 Signal Description The MC9S12KT256 is available in a 112-pin low profile quad flat pack (LQFP) and a 80-pin quad flat pack (QFP). Most pins perform two or more functions, as described in Section 1.2.1, "Signal Properties Summary". Figure 1-3 and Figure 1-4 show the pin assignments for different packages. Figure 1-3. Pin Assignments for 112 LQFP MC9S12KT256 Data Sheet, Rev. 1.16 Figure 1-4. Pin Assignments for 80 QFP ## 1.2.1 Signal Properties Summary Table 1-2 summarizes the pin functionality. Signals shown in **bold** are not available in the 80-pin package. Table 1-3 summarizes the power and ground pins. Table 1-2. Signal Properties (Sheet 1 of 3) | Pin Name | Pin Name | Pin Name | | Powered | Interna<br>Resis | | - Description | |------------|-----------------------------------------------|----------|------|----------------|------------------------------|----------|-------------------------------------------| | Function 1 | unction 1 Function 2 Function 3 Function 4 by | | CTRL | Reset<br>State | Bosonphon | | | | EXTAL | _ | _ | _ | VDDPLL | NA | NA | Oscillator Pins | | XTAL | _ | _ | _ | VDDPLL | NA | NA | | | RESET | _ | _ | _ | VDDR | None | None | External Reset | | TEST | _ | _ | _ | NA | NA | NA | Test Input | | VREGEN | _ | _ | _ | VDDX | NA | NA | Voltage Regulator Enable Input | | XFC | _ | _ | _ | VDDPLL | NA | NA | PLL Loop Filter | | BKGD | TAGHI | MODC | _ | VDDR | Always Up | Up | Background Debug, Tag High,<br>Mode Input | | PAD[15:8] | AN1[7:0] | _ | _ | VDDA | None | None | Port AD Input, Analog Inputs of ATD1 | | PAD[7:0] | AN0[7:0] | _ | _ | VDDA | None | None | Port AD Input, Analog Inputs of ATD0 | | PA[7:0] | ADDR[15:8]/<br>DATA[15:8] | _ | _ | VDDR | PUCR | Disabled | Port A I/O, Multiplexed<br>Address/Data | | PB[7:0] | ADDR[7:0]/<br>DATA[7:0] | _ | _ | VDDR | PUCR | Disabled | Port B I/O, Multiplexed<br>Address/Data | | PE7 | NOACC | XCLKS | _ | VDDR | PUCR | Up | Port E I/O, Access, Clock Select | | PE6 | IPIPE1 | MODB | _ | VDDR | While R<br>pin is<br>Dov | low: | Port E I/O, Pipe Status, Mode Input | | PE5 | IPIPE0 | MODA | _ | VDDR | While RESET pin is low: Down | | Port E I/O, Pipe Status, Mode Input | | PE4 | ECLK | _ | _ | VDDR | PUCR | Up | Port E I/O, Bus Clock Output | | PE3 | LSTRB | TAGLO | _ | VDDR | PUCR | Up | Port E I/O, Byte Strobe, Tag Low | | PE2 | R/W | _ | _ | VDDR | PUCR | Up | Port E I/O, R/W in expanded modes | | PE1 | ĪRQ | _ | _ | VDDR | PUCR | Up | Port E Input, Maskable Interrupt | | PE0 | XIRQ | _ | _ | VDDR | PUCR | Up | Port E Input, Non Maskable Interrupt | | PH7 | KWH7 | SS2 | _ | VDDR | PERH/ Disabled PPSH | | Port H I/O, Interrupt, SS of SPI2 | | PH6 | KWH6 | SCK2 | _ | VDDR | PERH/ Disabled PPSH | | Port H I/O, Interrupt, SCK of SPI2 | | PH5 | KWH5 | MOSI2 | _ | VDDR | | | Port H I/O, Interrupt, MOSI of SPI2 | Table 1-2. Signal Properties (Sheet 2 of 3) | Pin Name | Pin Name | me Pin Name | Pin Name | Powered | Interna<br>Resi | | - Description | |------------|--------------|-------------|------------|---------|-----------------|----------------|---------------------------------------------------------| | Function 1 | Function 2 | Function 3 | Function 4 | by | CTRL | Reset<br>State | Description | | PH4 | KWH4 | MISO2 | _ | VDDR | PERH/<br>PPSH | Disabled | Port H I/O, Interrupt, MISO of SPI2 | | PH3 | KWH3 | SS1 | _ | VDDR | PERH/<br>PPSH | Disabled | Port H I/O, Interrupt, SS of SPI1 | | PH2 | KWH2 | SCK1 | _ | VDDR | PERH/<br>PPSH | Disabled | Port H I/O, Interrupt, SCK of SPI1 | | PH1 | KWH1 | MOSI1 | _ | VDDR | PERH/<br>PPSH | Disabled | Port H I/O, Interrupt, MOSI of SPI1 | | PH0 | KWH0 | MISO1 | _ | VDDR | PERH/<br>PPSH | Disabled | Port H I/O, Interrupt, MISO of SPI1 | | PJ7 | KWJ7 | TXCAN4 | SCL | VDDX | PERJ/<br>PPSJ | Up | Port J I/O, Interrupt, TX of CAN4<br>SCL of IIC | | PJ6 | KWJ6 | RXCAN4 | SDA | VDDX | PERJ/<br>PPSJ | Up | Port J I/O, Interrupt, RX of CAN4<br>SDA of IIC | | PJ[1:0] | KWJ[1:0] | _ | _ | VDDX | PERJ/<br>PPSJ | Up | Port J I/O, Interrupts | | PK7 | ECS | ROMCTL | _ | VDDX | PUCR | Up | Port K I/O, Emulation Chip<br>Select,<br>ROM On Enable | | PK[5:0] | XADDR[19:14] | _ | _ | VDDX | PUCR | Up | Port K I/O, Extended<br>Addresses | | PM7 | TXCAN4 | _ | _ | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN4 TX | | PM6 | RXCAN4 | _ | _ | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN4 RX | | PM5 | TXCAN0 | TXCAN4 | SCK0 | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN0 TX, CAN4 TX,<br>SPI0 SCK | | PM4 | RXCAN0 | RXCAN4 | MOSI0 | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN0 RX, CAN4 RX<br>SPI0 MOSI | | PM3 | TXCAN1 | TXCAN0 | SS0 | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN1 TX, CAN0 TX, SPI0 SS | | PM2 | RXCAN1 | RXCAN0 | MISO0 | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN1 RX, CAN0 RX,<br>SPI0 MISO | | PM1 | TXCAN0 | _ | _ | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CAN0 TX | | PM0 | RXCAN0 | _ | _ | VDDX | PERM/<br>PPSM | Disabled | Port M I/O, CANO RX | | PP7 | KWP7 | PWM7 | SCK2 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 7,<br>SCK of SPI2 | | PP6 | KWP6 | PWM6 | SS2 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 6, SPI2 SS | Table 1-2. Signal Properties (Sheet 3 of 3) | Pin Name | Pin Name | Pin Name | Pin Name | Powered<br>by | Interna<br>Resi | | Description | |------------|------------|------------|------------|---------------|-----------------|----------------|-------------------------------------------------------| | Function 1 | Function 2 | Function 3 | Function 4 | | CTRL | Reset<br>State | Description | | PP5 | KWP5 | PWM5 | MOSI2 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 5,<br>SPI2 MOSI | | PP4 | KWP4 | PWM4 | MISO2 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 4, SPI2 MISO | | PP3 | KWP3 | PWM3 | SS1 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 3, SPI1 SS | | PP2 | KWP2 | PWM2 | SCK1 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 2, SPI1 SCK | | PP1 | KWP1 | PWM1 | MOSI1 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 1, SPI1 MOSI | | PP0 | KWP0 | PWM0 | MISO1 | VDDX | PERP/<br>PPSP | Disabled | Port P I/O, Interrupt, PWM<br>Channel 0, SPI1 MISO | | PS7 | SS0 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SPI0 SS | | PS6 | SCK0 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SPI0 SCK | | PS5 | MOSI0 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SPI0 MOSI | | PS4 | MISO0 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SPI0 MISO | | PS3 | TXD1 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SCI1TXD | | PS2 | RXD1 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SCI1RXD | | PS1 | TXD0 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SCI0 TXD | | PS0 | RXD0 | _ | _ | VDDX | PERS/<br>PPSS | Up | Port S I/O, SCI0 RXD | | PT[7:0] | IOC[7:0] | _ | _ | VDDX | Up or<br>Down | Disabled | Port T I/O, Timer channels | Table 1-3. Power and Ground | Mnemonic | Nominal<br>Voltage | Description | |--------------|--------------------|-------------------------------------------------------------------------------------------------------------| | VDD1 VDD2 | 2.5 V | Internal power and ground generated by internal regulator. These also allow an external | | VSS1<br>VSS2 | 0V | source to supply the core VDD/VSS voltages and bypass the internal voltage regulator. | | VDDR | 3.3/5.0 V | External power and ground, supply to pin drivers and internal voltage regulator. | | VSSR | 0 V | | | VDDX | 3.3/5.0 V | External power and ground, supply to pin drivers. | | VSSX | 0 V | | | VDDA | 3.3/5.0 V | Operating voltage and ground for the analog-to-digital converter and the reference for the | | VSSA | 0 V | internal voltage regulator, allows the supply voltage to the A/D to be bypassed independently. | | VRH | 3.3/5.0 V | Reference voltage high for the ATD converter. | | VRL | 0 V | Reference voltage low for the ATD converter. | | VDDPLL | 2.5 V | Provides operating voltage and ground for the Phased-Locked Loop. This allows the supply | | VSSPLL | 0 V | voltage to the PLL to be bypassed independently. Internal power and ground generated by internal regulator. | #### **NOTE** All VSS pins must be connected together in the application. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements depend on MCU pin load. ## 1.2.2 Detailed Signal Descriptions #### 1.2.2.1 EXTAL, XTAL — Oscillator Pins EXTAL and XTAL are the crystal driver and external clock pins. On reset all the device clocks are derived from the EXTAL input frequency. XTAL is the crystal output. #### 1.2.2.2 RESET — External Reset Pin An active low bidirectional control signal, it acts as an input to initialize the MCU to a known start-up state, and an output when an internal MCU function causes a reset. #### 1.2.2.3 TEST — Test Pin This input only pin is reserved for test. #### NOTE The TEST pin must be tied to VSS in all applications. MC9S12KT256 Data Sheet, Rev. 1.16 #### 1.2.2.4 VREGEN — Voltage Regulator Enable Pin This input only pin enables or disables the on-chip voltage regulator. ### 1.2.2.5 XFC — PLL Loop Filter Pin PLL loop filter. Please ask your Freescale representative for the interactive application note to compute PLL loop filter elements. Any current leakage on this pin must be avoided. Figure 1-5. PLL Loop Filter Connections #### 1.2.2.6 BKGD / TAGHI / MODC — Background Debug, Tag High, and Mode Pin The BKGD/TAGHI/MODC pin is used as a pseudo-open-drain pin for the background debug communication. In MCU expanded modes of operation when instruction tagging is on, an input low on this pin during the falling edge of E-clock tags the high half of the instruction word being read into the instruction queue. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODC bit at the rising edge of RESET. ## 1.2.2.7 PAD[15:8] / AN1[7:0] — Port AD Input Pins [15:8] PAD15 - PAD8 are general purpose input pins and analog inputs of the analog to digital converter with 8 channels (ATD1). ## 1.2.2.8 PAD[7:0] / AN0[7:0] — Port AD Input Pins [7:0] PAD7–PAD0 are general purpose input pins and analog inputs of the analog to digital converter with 8 channels (ATD0). ## 1.2.2.9 PA[7:0] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins PA7–PA0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are used for the multiplexed external address and data bus. ## 1.2.2.10 PB[7:0] / ADDR[7:0] / DATA[7:0] — Port B I/O Pins PB7–PB0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are used for the multiplexed external address and data bus. #### 1.2.2.11 PE7 / NOACC / XCLKS — Port E I/O Pin 7 PE7 is a general purpose input or output pin. During MCU expanded modes of operation, the NOACC signal, when enabled, is used to indicate that the current bus cycle is an unused or "free" cycle. This signal will assert when the CPU is not using the bus. The XCLKS is an input signal which controls whether a crystal in combination with the internal Loop Controlled Pierce (low power) oscillator is used or whether Full Swing Pierce oscillator/external clock circuitry is used. The state of this pin is latched at the rising edge of RESET. If the input is a logic low the EXTAL pin is configured for an external clock drive or Full Swing Pierce Oscillator. If input is a logic high a Loop Controlled Pierce oscillator circuit is configured on EXTAL and XTAL. Since this pin is an input with a pull-up device during reset, if the pin is left floating, the default configuration is a Loop Controlled Pierce oscillator circuit on EXTAL and XTAL. | PE7 | Description | |-----|---------------------------------------------------------| | 1 | Loop Controlled Pierce Oscillator selected | | 0 | Full Swing Pierce Oscillator or external clock selected | Table 1-4. Clock Selection Based on PE7 During Reset Figure 1-6. Loop Controlled Pierce Oscillator Connections (PE7 = 1) <sup>\*</sup> Rs can be zero (shorted) when use with higher frequency crystals. Refer to manufacturer's data. Figure 1-7. Full Swing Pierce Oscillator Connections (PE7 = 0) Figure 1-8. External Clock Connections (PE7 = 0) #### 1.2.2.12 PE6 / MODB / IPIPE1 — Port E I/O Pin 6 PE6 is a general purpose input or output pin. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODB bit at the rising edge of RESET. This pin is shared with the instruction queue tracking signal IPIPE1. #### 1.2.2.13 PE5 / MODA / IPIPE0 — Port E I/O Pin 5 PE5 is a general purpose input or output pin. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODA bit at the rising edge of RESET. This pin is shared with the instruction queue tracking signal IPIPE0. #### 1.2.2.14 PE4 / ECLK — Port E I/O Pin 4 PE4 is a general purpose input or output pin. It can be configured to drive the internal bus clock ECLK. ECLK can be used as a timing reference. #### 1.2.2.15 PE3 / LSTRB / TAGLO — Port E I/O Pin 3 PE3 is a general purpose input or output pin. In MCU expanded modes of operation, $\overline{LSTRB}$ can be used for the low-byte strobe function to indicate the type of bus access and when instruction tagging is on, $\overline{TAGLO}$ is used to tag the low half of the instruction word being read into the instruction queue. #### 1.2.2.16 PE2 / R/W — Port E I/O Pin 2 PE2 is a general purpose input or output pin. In MCU expanded modes of operations, this pin drives the read/write output signal for the external bus. It indicates the direction of data on the external bus. ## 1.2.2.17 PE1 / **IRQ** — Port E Input Pin 1 PE1 is a general purpose input pin and the maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode. #### 1.2.2.18 **PE0 / XIRQ** — Port E Input Pin 0 PE0 is a general purpose input pin and the non-maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode. #### 1.2.2.19 PH7 / KWH7 / SS2 — Port H I/O Pin 7 PH7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as slave select pin $\overline{SS}$ of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.20 PH6 / KWH6 / SCK2 — Port H I/O Pin 6 PH6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as serial clock pin SCK of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.21 PH5 / KWH5 / MOSI2 — Port H I/O Pin 5 PH5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.22 PH4 / KWH4 / MISO2 — Port H I/O Pin 2 PH4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master input (during master mode) or slave output (during slave mode) pin MISO of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.23 PH3 / KWH3 / SS1 — Port H I/O Pin 3 PH3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as slave select pin $\overline{SS}$ of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.24 PH2 / KWH2 / SCK1 — Port H I/O Pin 2 PH2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as serial clock pin SCK of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.25 PH1 / KWH1 / MOSI1 — Port H I/O Pin 1 PH1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.26 PH0 / KWH0 / MISO1 — Port H I/O Pin 0 PH0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master input (during master mode) or slave output (during slave mode) pin MISO of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.27 PJ7 / KWJ7 / TXCAN4 / SCL — PORT J I/O Pin 7 PJ7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as the transmit pin TXCAN for the Scalable Controller Area Network controller 4 (CAN4) or the serial clock pin SCL of the IIC module. #### 1.2.2.28 PJ6 / KWJ6 / RXCAN4 / SDA — PORT J I/O Pin 6 PJ6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as the receive pin RXCAN for the Scalable Controller Area Network controller 4 (CAN4) or the serial data pin SDA of the IIC module. #### 1.2.2.29 PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0] PJ1 and PJ0 are general purpose input or output pins. They can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. #### 1.2.2.30 PK7 / ECS / ROMCTL — Port K I/O Pin 7 PK7 is a general purpose input or output pin. During MCU expanded modes of operation, this pin is used as the emulation chip select output ( $\overline{ECS}$ ). During MCU expanded modes of operation, this pin is used to enable the Flash EEPROM memory in the memory map (ROMCTL). At the rising edge of $\overline{RESET}$ , the state of this pin is latched to the ROMON bit. For all other modes the reset state of the ROMON bit is as follows: Special single: ROMCTL = 1 Normal single: ROMCTL = 1 Emulation expanded wide: ROMCTL = 0 Emulation expanded narrow: ROMCTL = 0 Special test: ROMCTL = 0Peripheral test: ROMCTL = 1 #### 1.2.2.31 PK[5:0] / XADDR[19:14] — Port K I/O Pins [5:0] PK5-PK0 are general purpose input or output pins. In MCU expanded modes of operation, these pins provide the expanded address XADDR[19:14] for the external bus. #### 1.2.2.32 PM7 / TXCAN4 — Port M I/O Pin 7 PM7 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the Scalable Controller Area Network controllers 4 (CAN4). #### 1.2.2.33 PM6 / RXCAN4 — Port M I/O Pin 6 PM6 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the Scalable Controller Area Network controllers 4 (CAN4). #### 1.2.2.34 PM5 / TXCAN0 / TXCAN4 / SCK0 — Port M I/O Pin 5 PM5 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the Scalable Controller Area Network controllers 0 or 4 (CAN0 or CAN4). It can be configured as the serial clock pin SCK of the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.35 PM4 / RXCAN0 / RXCAN4/ MOSI0 — Port M I/O Pin 4 PM4 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the Scalable Controller Area Network controllers 0 or 4 (CAN0 or CAN4). It can be configured as the master output (during master mode) or slave input pin (during slave mode) MOSI for the Serial Peripheral Interface 0 (SPI0). ### 1.2.2.36 PM3 / TXCAN1 / TXCAN0 / SS0 — Port M I/O Pin 3 PM3 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the Scalable Controller Area Network controllers 1 or 0 (CAN1 or CAN0). It can be configured as the slave select pin $\overline{SS}$ of the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.37 PM2 / RXCAN1 / RXCAN0 / MISO0 — Port M I/O Pin 2 PM2 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the Scalable Controller Area Network controllers 1 or 0 (CAN1 or CAN0). It can be configured as the master input (during master mode) or slave output pin (during slave mode) MISO for the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.38 PM1 / TXCAN0 — Port M I/O Pin 1 PM1 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the Scalable Controller Area Network controller 0 (CAN0). #### 1.2.2.39 PM0 / RXCAN0 — Port M I/O Pin 0 PM0 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the Scalable Controller Area Network controller 0 (CAN0). #### 1.2.2.40 PP7 / KWP7 / PWM7 / SCK2 — Port P I/O Pin 7 PP7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 7 output. It can be configured as serial clock pin SCK of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.41 PP6 / KWP6 / PWM6 / SS2 — Port P I/O Pin 6 PP6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 6 output. It can be configured as slave select pin $\overline{SS}$ of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.42 PP5 / KWP5 / PWM5 / MOSI2 — Port P I/O Pin 5 PP5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 5 output. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 2 (SPI2). #### 1.2.2.43 PP4 / KWP4 / PWM4 / MISO2 — Port P I/O Pin 4 PP4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 4 output. It can be configured as master input (during master mode) or slave output (during slave mode) pin MISO of the Serial Peripheral Interface 2 (SPI2). MC9S12KT256 Data Sheet, Rev. 1.16 ### 1.2.2.44 PP3 / KWP3 / PWM3 / SS1 — Port P I/O Pin 3 PP3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 3 output. It can be configured as slave select pin $\overline{SS}$ of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.45 PP2 / KWP2 / PWM2 / SCK1 — Port P I/O Pin 2 PP2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 2 output. It can be configured as serial clock pin SCK of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.46 PP1 / KWP1 / PWM1 / MOSI1 — Port P I/O Pin 1 PP1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 1 output. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.47 PP0 / KWP0 / PWM0 / MISO1 — Port P I/O Pin 0 PP0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 0 output. It can be configured as master input (during master mode) or slave output (during slave mode) pin MISO of the Serial Peripheral Interface 1 (SPI1). #### 1.2.2.48 PS7 / SS0 — Port S I/O Pin 7 PS6 is a general purpose input or output pin. It can be configured as the slave select pin $\overline{SS}$ of the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.49 PS6 / SCK0 — Port S I/O Pin 6 PS6 is a general purpose input or output pin. It can be configured as the serial clock pin SCK of the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.50 PS5 / MOSI0 — Port S I/O Pin 5 PS5 is a general purpose input or output pin. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.51 PS4 / MISO0 — Port S I/O Pin 4 PS4 is a general purpose input or output pin. It can be configured as master input (during master mode) or slave output pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0). #### 1.2.2.52 PS3 / TXD1 — Port S I/O Pin 3 PS3 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial Communication Interface 1 (SCI1). #### 1.2.2.53 PS2 / RXD1 — Port S I/O Pin 2 PS2 is a general purpose input or output pin. It can be configured as the receive pin RXD of Serial Communication Interface 1 (SCI1). #### 1.2.2.54 PS1 / TXD0 — Port S I/O Pin 1 PS1 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial Communication Interface 0 (SCI0). #### 1.2.2.55 PS0 / RXD0 — Port S I/O Pin 0 PS0 is a general purpose input or output pin. It can be configured as the receive pin RXD of Serial Communication Interface 0 (SCI0). ### 1.2.2.56 PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0] PT7-PT0 are general purpose input or output pins. They can be configured as input capture or output compare pins IOC7-IOC0 of the Timer (TIM). #### 1.2.3 Power Supply Pins MC9S12KT256 power and ground pins are described below. #### **NOTE** All VSS pins must be connected together in the application. ## 1.2.3.1 VDDX,VSSX — Power Supply Pins for I/O Drivers External power and ground for I/O drivers. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements depend on how heavily the MCU pins are loaded. ## 1.2.3.2 VDDR, VSSR — Power Supply Pins for I/O Drivers & for Internal Voltage Regulator External power and ground for I/O drivers and input to the internal voltage regulator. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements depend on how heavily the MCU pins are loaded. MC9S12KT256 Data Sheet, Rev. 1.16 #### 1.2.3.3 VDD1, VDD2, VSS1, VSS2 — Power Supply Pins for Internal Logic Power is supplied to the MCU through VDD and VSS. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. This 2.5V supply is derived from the internal voltage regulator. There is no static load on those pins allowed. The internal voltage regulator is turned off, if VREGEN is tied to ground. #### **NOTE** No load allowed except for bypass capacitors. #### 1.2.3.4 VDDA, VSSA — Power Supply Pins for ATD and VREG VDDA, VSSA are the power supply and ground input pins for the voltage regulator and the analog to digital converter. It also provides the reference for the internal voltage regulator. This allows the supply voltage to the ATD and the reference voltage to be bypassed independently. #### 1.2.3.5 VRH, VRL — ATD Reference Voltage Input Pins VRH and VRL are the reference voltage input pins for the analog to digital converter. ### 1.2.3.6 VDDPLL, VSSPLL — Power Supply Pins for PLL Provides operating voltage and ground for the Oscillator and the Phased-Locked Loop. This allows the supply voltage to the Oscillator and PLL to be bypassed independently. This 2.5V voltage is generated by the internal voltage regulator. #### **NOTE** No load allowed except for bypass capacitors. # 1.3 Memory Map and Register Definition # 1.3.1 Device Memory Map Table 1-5 shows the device register map of the MC9S12KT256 after reset. Table 1-5. MC9S12KT256 Device Memory Map | Address | Module | Size | |----------------|------------------------------------------------------|------| | 0x0000-0x0017 | CORE (Ports A, B, E, Modes, Inits, Test) | 24 | | 0x0018 | Reserved | 1 | | 0x0019 | Voltage Regulator (VREG) | 1 | | 0x001A-0x001B | Device ID register (PARTID) | 2 | | 0x001C-0x001F | CORE (MEMSIZ, IRQ, HPRIO) | 4 | | 0x0020-0x002F | CORE (DBG) | 16 | | 0x0030-0x0033 | CORE (PPAGE, Port K) | 4 | | 0x0034-0x003F | Clock and Reset Generator (PLL, RTI, COP) | 12 | | 0x0040-0x006F | Standard Timer 16-bit 8 channels (TIM) | 48 | | 0x0070-0x007F | Reserved | 16 | | 0x0080-0x009F | Analog to Digital Converter 10-bit 8 channels (ATD0) | 32 | | 0x00A0-0x00C7 | Reserved | 40 | | 0x00C8-0x00CF | Serial Communications Interface 0 (SCI0) | 8 | | 0x00D0-0x00D7 | Serial Communications Interface 1 (SCI1) | 8 | | 0x00D8-0x00DF | Serial Peripheral Interface 0 (SPI0) | 8 | | 0x00E0-0x00E7 | Inter Integrated Circuit Bus (IIC) | 8 | | 0x00E8-0x00EF | Reserved | 8 | | 0x00F0-0x00F7 | Serial Peripheral Interface 1 (SPI1) | 8 | | 0x00F8-0x00FF | Serial Peripheral Interface 2 (SPI2) | 8 | | 0x0100-0x010F | Flash Control Register | 16 | | 0x0110- 0x011B | EEPROM Control Register | 12 | | 0x011C-0x011F | Reserved | 4 | | 0x0120-0x013F | Analog to Digital Converter 10-bit 8 channels (ATD1) | 32 | | 0x0140-0x017F | Scalable Controller Area Network 0 (CAN0) | 64 | | 0x0180-0x01BF | Scalable Controller Area Network 1 (CAN1) | 64 | | 0x01C0-0x023F | Reserved | 128 | | 0x0240-0x027F | Port Integration Module (PIM) | 64 | | 0x0280-0x02BF | Scalable Controller Area Network 4 (CAN4) | 64 | | 0x02C0-0x02E7 | Pulse Width Modulator 8-bit 8 channels (PWM) | 40 | | 0x02E8-0x03FF | Reserved | 280 | Figure 1-9 illustrates the full user configurable device memory map of MC9S12KT256. The figure shows a useful map, which is not the map out of reset. After reset the map is: 0x0000-0x03FF: Register Space 0x1000-0x3FFF: 12K RAM 0x0000-0x0FFF: 4K EEPROM (1K hidden behind Register Space) Figure 1-9. MC9S12KT256 Memory Map ## 1.3.2 Detailed Register Map The following tables show the detailed register map of the MC9S12KT256. ## 0x0000-0x000F MEBI Map 1 of 3 (HCS12 Multiplexed External Bus Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|--------|-------|-------|-------|-------|-------|-------|-------| | 0x0000 | PORTA | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0001 | PORTB | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0002 | DDRA | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0003 | DDRB | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0004 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0005 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0006 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0007 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0008 | PORTE | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | Bit 1 | Bit 0 | | 0x0009 | DDRE | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | Bit 2 | 0 | 0 | | 0x000A | PEAR | R<br>W | NOACCE | 0 | PIPOE | NECLK | LSTRE | RDWE | 0 | 0 | | 0x000B | MODE | R<br>W | MODC | MODB | MODA | 0 | IVIS | 0 | EMK | EME | | 0x000C | PUCR | R<br>W | PUPKE | 0 | 0 | PUPEE | 0 | 0 | PUPBE | PUPAE | | 0x000D | RDRIV | R<br>W | RDPK | 0 | 0 | RDPE | 0 | 0 | RDPB | RDPA | | 0x000E | EBICTL | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ESTR | | 0x000F | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 0x0010-0x0014 MMC Map 1 of 4 (HCS12 Module Mapping Control) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|---|-------|--------|---------|--------|--------|--------|-------------|--------| | 0x0010 | INITRM | R | RAM15 | RAM14 | RAM13 | RAM12 | RAM11 | 0 | 0 | RAMHAL | | | | W | | | | | | | | | | 0x0011 | INITRG | R | 0 | REG14 | REG13 | REG12 | REG11 | 0 | 0 | 0 | | 0.00011 | INITING | W | | INLO14 | INLO 13 | INLG12 | KLGII | | | | | 00040 | INITEE | R | | FF44 | FF40 | FF40 | FF44 | 0 | 0 | FEON | | 0x0012 | INITEE | W | EE15 | EE14 | EE13 | EE12 | EE11 | | | EEON | | 0x0013 | MISC | R | 0 | 0 | 0 | 0 | EXSTR1 | EXSTR0 | ROMHM | ROMON | | 0.0013 | MISC | W | | | | | EXSIKI | EXSTRU | KOIVII IIVI | KOWON | | 0x0014 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0014 | Kesel vea | W | | | | | | | | | ### 0x0015-0x0016 INT Map 1 of 2 (HCS12 Interrupt) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|--------|-------|-------|-------|----------|-------|--------|-------|-------| | 0x0015 | ITCR | R[ | 0 | 0 | 0 | WRINT | ADR3 | ADR2 | ADR1 | ADR0 | | 0,0010 | HOIC | W | | | | VVIXIIVI | ADIO | //DIVE | ADICI | ADIO | | 0x0016 | ITEST | R<br>W | INTE | INTC | INTA | INT8 | INT6 | INT4 | INT2 | INT0 | #### 0x0017-0x0017 MMC Map 2 of 4 (HCS12 Module Mapping Control) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|-----------|----|-------|-------|-------|-------|-------|-------|-------|-------|---| | 0x0017 | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0.0017 | iveseiveu | w | | | | | | | | | ı | ## 0x0018-0x0018 Miscellaneous Peripherals (Device Guide) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------|--| | 0x0018 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0,0010 | Reserved | W | | | | | | | | | | #### 0x0019-0x0019 VREG3V3 (Voltage Regulator) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0019 | VREGCTRL | R | 0 | 0 | 0 | 0 | 0 | LVDS | LVIE | LVIF | | 00019 | VNEGCTAL | W | | | | | | | LVIL | LVII | #### 0x001A-0x001B Miscellaneous Peripherals (Device Guide) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x001A | PARTIDH | R [ | ID15 | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | | 00017 | TAKTIDIT | W | | | | | | | | | | 0x001B | PARTIDL | R | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | UXUUTB | FARTIDE | W | | | | | | | | | #### MC9S12KT256 Data Sheet, Rev. 1.16 ### 0x001C-0x001D MMC Map 3 of 4 (HCS12 Module Mapping Control, Device Guide) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------|---|---------|---------|---------|---------|-------|---------|---------|---------| | 0x001C | MEMSIZ0 | R | reg_sw0 | 0 | eep_sw1 | eep_sw0 | 0 | ram_sw2 | ram_sw1 | ram_sw0 | | 0,0010 | WEWOIZO | W | | | | | | | | | | 0x001D | MEMSIZ1 | R | rom_sw1 | rom_sw0 | 0 | 0 | 0 | 0 | pag_sw1 | pag_sw0 | | 00001D | MEMBIZI | W | | | | | | | | | #### 0x001E-0x001E MEBI Map 2 of 3 (HCS12 Multiplexed External Bus Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------|---|-------|---------|-------|-------|-------|-------|-------|-------| | 0x001E | INTCR | R | IRQE | IRQEN | 0 | 0 | 0 | 0 | 0 | 0 | | OXOUTE | INTOIN | W | IIIQL | IIIQLIN | | | | | | | #### 0x001F-0x001F INT Map 2 of 2 (HCS12 Interrupt) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x001F | HPRIO | R | PSEL7 | PSEL6 | PSEL5 | PSEL4 | PSEL3 | PSEL2 | PSEL1 | 0 | | | | W | | | | | | | | | #### 0x0020-0x002F DBG Map 1 of 1 (HCS12 Debug) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|--------|--------|--------|--------|--------|--------|--------|-------|-------| | 0x0020 | DBGC1<br>— | R<br>W | DBGEN | ARM | TRGSEL | BEGIN | DBGBRK | 0 | CAPI | MOD | | 0x0021 | DBGSC<br>— | R<br>W | AF | BF | CF | 0 | TRG | | | | | 0x0022 | DBGTBH<br>— | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0023 | DBGTBL<br>— | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0024 | DBGCNT<br>— | R<br>W | TBF | 0 | | | CN | NT | | | | 0x0025 | DBGCCX<br>— | R<br>W | PAG | SEL | | | EXT | CMP | | | | 0x0026 | DBGCCH<br>— | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0027 | DBGCCL<br>— | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0028 | DBGC2<br>BKPCT0 | R<br>W | BKABEN | FULL | BDM | TAGAB | BKCEN | TAGC | RWCEN | RWC | | 0x0029 | DBGC3<br>BKPCT1 | R<br>W | BKAMBH | BKAMBL | вквмвн | BKBMBL | RWAEN | RWA | RWBEN | RWB | | 0x002A | DBGCAX<br>BKP0X | R<br>W | PAG | SEL | | | EXT | CMP | | | | 0x002B | DBGCAH<br>BKP0H | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | ### 0x0020-0x002F DBG Map 1 of 1 (HCS12 Debug) (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|--------|--------|-------|-------|-------|-------|-------|-------|-------| | 0x002C | DBGCAL<br>BKP0L | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x002D | DBGCBX<br>BKP1X | R<br>W | PAG | SEL | | | EXT | СМР | | | | 0x002E | DBGCBH<br>BKP1H | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002F | DBGCBL<br>BKP1L | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | #### 0x0030-0x0031 MMC Map 4 of 4 (HCS12 Module Mapping Control) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----|-------|-------|--------|--------|--------|--------|--------|-------| | 0x0030 | PPAGE | R[ | 0 | 0 | PIX5 | PIX4 | PIX3 | PIX2 | PIX1 | PIX0 | | 0,0000 | TTAGE | W | | | 1 1/10 | 1 1/1- | 1 1/10 | 1 1/12 | 1 1/(1 | 1170 | | 0x0031 | Reserved | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,00001 | Neserveu | W[ | | | | | | | | | #### 0x0032-0x0033 MEBI Map 3 of 3 (HCS12 Multiplexed External Bus Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|-------|--------|-------|-------|-------|-------|-------|-------|-------|-------|--| | 0x0032 | PORTK | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | 0x0033 | DDRK | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | #### 0x0034-0x003F CRG (Clock and Reset Generator) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|----|--------|-------|--------|--------|----------|--------|--------|----------| | 0x0034 | SYNR | R[ | 0 | 0 | SYN5 | SYN4 | SYN3 | SYN2 | SYN1 | SYN0 | | 0,000- | OTNIK | W | | | 01110 | 01114 | 01110 | 01112 | 01111 | 31110 | | 0x0035 | REFDV | R | 0 | 0 | 0 | 0 | REFDV3 | REFDV2 | REFDV1 | REFDV0 | | 0,0000 | KEI DV | W | | | | | INEL DVO | | | INEI DVO | | 0x0036 | CTFLG | R | TOUT7 | TOUT6 | TOUT5 | TOUT4 | TOUT3 | TOUT2 | TOUT1 | TOUT0 | | ONOGGO | TEST ONLY | W | | | | | | | | | | 0x0037 | CRGFLG | R | RTIF | PROF | 0 | LOCKIF | LOCK | TRACK | SCMIF | SCM | | 0,0001 | 0.10.20 | W | | | | | | | | | | 0x0038 | CRGINT | R | RTIE | 0 | 0 | LOCKIE | 0 | 0 | SCMIE | 0 | | | | W | | | | | | | | | | 0x0039 | CLKSEL | R | PLLSEL | PSTP | SYSWAI | ROAWAI | PLLWAI | CWAI | RTIWAI | COPWAI | | | | W | | _ | | | | | | | | 0x003A | PLLCTL | R | CME | PLLON | AUTO | ACQ | 0 | PRE | PCE | SCME | | | | W | | | | | | | | | | 0x003B | RTICTL | R | 0 | RTR6 | RTR5 | RTR4 | RTR3 | RTR2 | RTR1 | RTR0 | | | | W | | | | | | | | | MC9S12KT256 Data Sheet, Rev. 1.16 ## 0x0034-0x003F CRG (Clock and Reset Generator) (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|----|--------|--------|-------|--------|-------|-------|-------|-------| | 0x003C | COPCTL | R | WCOP | RSBCK | 0 | 0 | 0 | CR2 | CR1 | CR0 | | | | W | | | | | | | | | | 0x003D | FORBYP | R | RTIBYP | COPBYP | 0 | PLLBYP | 0 | 0 | FCM | 0 | | 0x003D | TEST ONLY | W | KIIDIF | COPBIE | | FLLDIF | | | FCIVI | | | 0x003E | CTCTL | R | TCTL7 | TCTL6 | TCTL5 | TCTL4 | TCLT3 | TCTL2 | TCTL1 | TCTL0 | | OXOUSE | TEST ONLY | W | | | | | | | | | | 0x003F | ARMCOP | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,00001 | ARWICO | W[ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | # 0x0040-0x006FTIM (Timer 16 Bit 8 Channels) (Sheet 1 of 3) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|--------|--------|-------|-------|-------|-------|-------|-------|-------| | 0x0040 | TIOS | R<br>W | IOS7 | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | | 0x0041 | CFORC | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00041 | CFORC | W | FOC7 | FOC6 | FOC5 | FOC4 | FOC3 | FOC2 | FOC1 | FOC0 | | 0x0042 | OC7M | R<br>W | OC7M7 | OC7M6 | OC7M5 | OC7M4 | ОС7М3 | OC7M2 | OC7M1 | ОС7М0 | | 0x0043 | OC7D | R<br>W | OC7D7 | OC7D6 | OC7D5 | OC7D4 | OC7D3 | OC7D2 | OC7D1 | OC7D0 | | 0x0044 | TCNT (hi) | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | , | M | D:: 7 | 0 | _ | 4 | | 0 | 4 | Dit 0 | | 0x0045 | TCNT (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | R | | | | | 0 | 0 | 0 | 0 | | 0x0046 | TSCR1 | w | TEN | TSWAI | TSFRZ | TFFCA | | 0 | | 0 | | 0x0047 | TTOV | R<br>W | TOV7 | TOV6 | TOV5 | TOV4 | TOV3 | TOV2 | TOV1 | TOV0 | | 0x0048 | TCTL1 | R<br>W | OM7 | OL7 | OM6 | OL6 | OM5 | OL5 | OM4 | OL4 | | 0x0049 | TCTL2 | R<br>W | ОМ3 | OL3 | OM2 | OL2 | OM1 | OL1 | ОМ0 | OL0 | | 0x004A | TCTL3 | R<br>W | EDG7B | EDG7A | EDG6B | EDG6A | EDG5B | EDG5A | EDG4B | EDG4A | | 0x004B | TCTL4 | R<br>W | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | 0x004C | TIE | R<br>W | C7I | C6I | C5I | C4I | C3I | C2I | C1I | COI | | 0x004D | TSCR2 | R<br>W | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | 0x004E | TFLG1 | R<br>W | C7F | C6F | C5F | C4F | C3F | C2F | C1F | C0F | | 0x004F | TFLG2 | R<br>W | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 0x0040-0x006FTIM (Timer 16 Bit 8 Channels) (Sheet 2 of 3) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|--------|--------|-------|-------|-------|-------|-------|-------|-------| | 0x0050 | TC0 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0051 | TC0 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0052 | TC1 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0053 | TC1 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0054 | TC2 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0055 | TC2 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0056 | TC3 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0057 | TC3 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0058 | TC4 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0059 | TC4 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x005A | TC5 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x005B | TC5 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x005C | TC6 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x005D | TC6 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x005E | TC7 (hi) | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x005F | TC7 (lo) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0060 | PACTL | R<br>W | 0 | PAEN | PAMOD | PEDGE | CLK1 | CLK0 | PAOVI | PAI | | 0x0061 | PAFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | PAOVF | PAIF | | 0x0062 | PACNT (hi) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0063 | PACNT (Io) | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0064 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0065 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W<br>R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0066 | Reserved | W | | - | - | - | - | - | - | | MC9S12KT256 Data Sheet, Rev. 1.16 ### 0x0040-0x006FTIM (Timer 16 Bit 8 Channels) (Sheet 3 of 3) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0067 | Reserved | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0007 | Reserved | W | | | | | | | | | | 0x0068 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0000 | Reserved | W | | | | | | | | | | 0x0069 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0003 | Reserved | W | | | | | | | | | | 0x006A | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOGOT | Reserved | W | | | | | | | | | | 0x006B | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ОХОООВ | Reserved | W | | | | | | | | | | 0x006C | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0000 | 110001100 | W | | | | | | | | | | 0x006D | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOGOD | 110001100 | W | | | | | | | | | | 0x006E | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ONOUGE | 110001100 | W | | | | | | | | | | 0x006F | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0001 | 110001100 | W | | | | | | | | | ## 0x0070-0x007FReserved Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0070- | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x007F | ixeseiveu | W | | | | | | | | | ## 0x0080-0x009F ATD0 (Analog to Digital Converter 10 Bit 8 Channel) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|---|----------|-------|----------|---------|--------|-----------|----------|----------| | 0x0080 | ATD0CTL0 | R | 0 | 0 | 0 | 0 | 0 | WRAP2 | WRAP1 | WRAP0 | | 0,0000 | AIDOOILO | W | | | | | | WINALZ | WIXALI | VVIXALO | | 0x0081 | ATD0CTL1 | R | ETRIGSEL | 0 | 0 | 0 | 0 | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 | | 0,0001 | AIDOOTET | W | LIMOOLL | | | | | LITTIOONE | LIMOOIII | LIMOONO | | 0x0082 | ATD0CTL2 | R | ADPU | AFFC | AWAI | ETRIGLE | ETRIGP | ETRIG | ASCIE | ASCIF | | 0,0002 | 711200122 | W | 7,51 0 | 7110 | ,,,,,,, | LIMOLL | | 211110 | 710012 | | | 0x0083 | ATD0CTL3 | R | 0 | S8C | S4C | S2C | S1C | FIFO | FRZ1 | FRZ0 | | 0,0000 | 711200120 | W | | | | 020 | | • | | 11120 | | 0x0084 | ATD0CTL4 | R | SRES8 | SMP1 | SMP0 | PRS4 | PRS3 | PRS2 | PRS1 | PRS0 | | | | W | 0.1.200 | | <b>-</b> | | | | | | | 0x0085 | ATD0CTL5 | R | DJM | DSGN | SCAN | MULT | 0 | СС | СВ | CA | | | | W | - | | | | | | | | | 0x0086 | ATD0STAT0 | R | SCF | 0 | ETORF | FIFOR | 0 | CC2 | CC1 | CC0 | | | | W | | | | | | | | | | 0x0087 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2 | | W | | | | | | | | | ## 0x0080-0x009F ATD0 (Analog to Digital Converter 10 Bit 8 Channel) (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|--------|----------------|-------|----------|-------|-------|-------|----------|-------| | 0x0088 | ATD0TEST0 | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | one occ | 72020.0 | W | | 0 | 0 | 0 | 0 | | 0 | | | 0x0089 | ATD0TEST1 | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SC | | | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x008A | Reserved | w | | | | | | | | | | 0x008B | ATD0STAT1 | R | CCF7 | CCF6 | CCF5 | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | | | | W<br>R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x008C | Reserved | w | | U | 0 | U | 0 | U | 0 | 0 | | 0x008D | ATD0DIEN | R<br>W | IEN7 | IEN6 | IEN5 | IEN4 | IEN3 | IEN2 | IEN1 | IEN0 | | | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x008E | Reserved | w | | | | | | | | | | 0x008F | PORTAD0 | R | PTAD7 | PTAD6 | PTAD5 | PTAD4 | PTAD3 | PTAD2 | PTAD1 | PTAD0 | | OXOGO. | 1 01111120 | W | D:: 45 | 4.4 | 40 | 40 | 4.4 | 40 | 0 | D:+ 0 | | 0x0090 | ATD0DR0H | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0.0004 | 47000001 | R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0091 | ATD0DR0L | w | | | | | | | | | | 0x0092 | ATD0DR1H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | W<br>R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0093 | ATD0DR1L | w | Dit 7 | Dit 0 | U | U | 0 | U | 0 | 0 | | 0x0094 | ATD0DR2H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0.0034 | AIDODINZII | W | | | | | | | | | | 0x0095 | ATD0DR2L | R<br>W | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0096 | ATD0DR3H | W | | | | | | | | | | 0x0097 | ATD0DR3L | R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | D:+ 4 <i>E</i> | 1.1 | 12 | 12 | 11 | 10 | 0 | Dit 0 | | 0x0098 | ATD0DR4H | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 00000 | ATDODD 41 | R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0099 | ATD0DR4L | w | | | | | | | | | | 0x009A | ATD0DR5H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | W<br>R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x009B | ATD0DR5L | w | Dit 1 | Dit 0 | <u> </u> | 0 | 0 | 0 | <u> </u> | | | 0x009C | ATD0DR6H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | OVOORC | עו טטטעטו | w | | | | | | | | | #### 0x0080-0x009F ATD0 (Analog to Digital Converter 10 Bit 8 Channel) (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|----|--------|-------|-------|-------|-------|-------|-------|-------| | 0x009D | ATD0DR6L | R[ | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0X003D | AIDODITOL | W | | | | | | | | | | 0x009E | ATD0DR7H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 000096 | AIDODKIII | W | | | | | | | | | | 0x009F | ATD0DR7L | R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,009 | AIDUDRIL | W | | | | | | | | | | 0x00 | A0–0x00C | 7 | Re | eserved | space | | | | | | | |---------|----------|---|-------|---------|-------|-------|-------|-------|-------|-------|---| | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | 0x00A0- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0x00C7 | Reserved | W | | | | | | | | | l | ## 0x00C8-0x00CF SCI0 (Asynchronous Serial Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----|-------|---------|-------|--------|--------|--------|-------|-------| | 0x00C8 | SCI0BDH | R[ | 0 | 0 | 0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | 0.00000 | OOIODDII | W | | | | ODICIZ | ODICTI | ODICIO | ODITO | OBINO | | 0x00C9 | SCI0BDL | R | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | | | W | | | | | | | | | | 0x00CA | SCI0CR1 | R | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | | | W | | | | | | | | | | 0x00CB | SCI0CR2 | R | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | | | W | | | | | | | | | | 0x00CC | SCI0SR1 | R | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | 000000 | 001001(1 | w | | | | | | | | | | 0x00CD | SCI0SR2 | R | 0 | 0 | 0 | 0 | 0 | BRK13 | TXDIR | RAF | | UXUUCD | 30103N2 | w[ | | | | | | DIXIO | IADIK | | | 0x00CE | SCI0DRH | R [ | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOUCL | SCIODINI | W | | 10 | | | | | | | | 0x00CF | SCI0DRL | R[ | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | UNUUCI | SCIUDICE | W[ | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | ## 0x00D0-0x00D7 SCI1 (Asynchronous Serial Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------|----|-----------------|---------|-------|--------|--------|--------|-------|-----------| | 0x00D0 | SCI1BDH | R[ | 0 | 0 | 0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | OXOODO | CONBBIT | w | | | | ODICIZ | ODICIT | ODICIO | ODINO | ODITO | | 0x00D1 | SCI1BDL | R | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | 0,000 | 0011222 | W | | OBINO | OBINO | | | 05.12 | | - CD110 | | 0x00D2 | SCI1CR1 | R | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | 0,10022 | 33 | W | | 00.017 | | | | | | | | 0x00D3 | SCI1CR2 | R | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | 00020 | 000 | W | ·· <del>-</del> | | | | . – | | | <b>02</b> | # 0x00D0-0x00D7 SCI1 (Asynchronous Serial Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00D4 | SCI1SR1 | R | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | 000004 | SCHSKI | W | | | | | | | | | | 0x00D5 | SCI1SR2 | R [ | 0 | 0 | 0 | 0 | 0 | BRK13 | TXDIR | RAF | | 0x00D3 | SCHSKZ | w[ | | | | | | DINIO | IADIK | | | 0x00D6 | SCI1DRH | R [ | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUDU | SCHERN | W | | 10 | | | | | | | | 0x00D7 | SCI1DRL | R [ | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | 0,00007 | SCHERE | W[ | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | #### 0x00D8-0x00DF SPI0 (Serial Peripheral Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|--------|-------|--------|---------------------------------------|----------|---------|-------|-------------|-------| | 0x00D8 | SPI0CR1 | R<br>W | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | 0x00D9 | SPI0CR2 | R [ | 0 | 0 | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | OXOODS | 01 100K2 | W | | | | WODI LIV | DIDINOL | | 01 10 17 11 | 01 00 | | 0x00DA | SPI0BR | R | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | OXOODIT | OI IOBIX | W | | OFFICE | 011111 | 01110 | | 01112 | OI IXI | 01 10 | | 0x00DB | SPI0SR | R | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | OXOODB | OI IOOIX | W | | | | | | | | | | 0x00DC | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CACCEC | 110001100 | W | | | | | | | | | | 0x00DD | SPI0DR | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 1 | Bit 0 | | OXOODD | OI IODIX | W | Dit 7 | 0 | , , , , , , , , , , , , , , , , , , , | | 0 | | ' | Dit 0 | | 0x00DE | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOODL | reserved | W | | | | | | | | | | 0x00DF | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ONOODI | 110001100 | W | | | | | | | | | ## 0x00E0-0x00E7 IIC (Inter IC Bus) | Address | Name | _ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|--------|-------|-------|---------|--------|-------|-------|-------|---------| | 0x00E0 | IBAD | R<br>W | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | 0 | | 0x00E1 | IBFD | R<br>W | IBC7 | IBC6 | IBC5 | IBC4 | IBC3 | IBC2 | IBC1 | IBC0 | | 0x00E2 | IBCR | R | IBEN | IBIE | MS/SL | TX/RX | TXAK | 0 | 0 | IBSWAI | | OXOOLZ | IDOIN | W | IDLIN | IDIL | IVIO/OL | 17/117 | IAAN | RSTA | | IDOVVAI | | 0x00E3 | IBSR | R | TCF | IAAS | IBB | IBAL | 0 | SRW | IBIF | RXAK | | UXUULS | IDON | W | | | | IDAL | | | ווטוו | | | 0x00E4 | IBDR | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D 0 | #### 0x00E0-0x00E7 IIC (Inter IC Bus) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00E5 | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOOLS | Reserved | W | | | | | | | | | | 0,0056 | Decembed | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00E6 | Reserved | W | | | | | | | | | | 0x00E7 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOUE / | ixeseiveu | W[ | | | | | | | | | ## 0x00E8-0x00EF Reserved Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00E8- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00EF | ixeseiveu | W | | | | | | | | | ## 0x00F0-0x00F7 SPI1 (Serial Peripheral Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------------|--------|-------|--------|-------|----------|---------|--------|-------------|--------| | 0x00F0 | SPI1CR1 | R<br>W | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | 0x00F1 | SPI1CR2 | R | 0 | 0 | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | 0,001 1 | OFFICIAL | W | | | | WODI LIV | DIDIROL | | 01 10 17 11 | 01 00 | | 0x00F2 | SPI1BR | R | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | 0,001 2 | OI IIBIX | W | | OFFICE | | OFFICE | | OI IVE | OI IXI | 01 110 | | 0x00F3 | SPI1SR | R | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | 0,001 0 | OI ITOIX | W | | | | | | | | | | 0x00F4 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,001 4 | 1103CI VCG | W | | | | | | | | | | 0x00F5 | SPI1DR | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 1 | Bit 0 | | 0,001 0 | OFFIDIC | W | Dit 1 | 0 | 0 | | 0 | | ' | Dit 0 | | 0x00F6 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,000 0 | Reserved | W | | | | | | | | | | 0x00F7 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0001 7 | i vesei veu | W | | | | | | | | | ## 0x00F8-0x00FF SPI2 (Serial Peripheral Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|--------|-------|--------|--------|----------|---------|--------|---------|-------| | 0x00F8 | SPI2CR1 | R<br>W | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | 0x00F9 | SPI2CR2 | R [ | 0 | 0 | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | OXOOF 9 | SFIZCKZ | w[ | | | | INIODEEN | BIDIKOL | | SFISWAI | 3500 | | 0x00FA | SPI2BR | R | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | 0,000174 | OI IZDIX | W | | 011112 | 011111 | OI I IXO | | OI IXZ | 51 131 | 01 10 | | 0x00FB | SPI2SR | R | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | OXOOI D | 01 1201X | w[ | | | | | | | | | MC9S12KT256 Data Sheet, Rev. 1.16 # 0x00F8-0x00FF SPI2 (Serial Peripheral Interface) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00FC | Reserved | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUFC | Reserved | w[ | | | | | | | | | | 0x00FD | SPI2DR | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0X001 D | SI IZDIN | W | Dit 1 | U | 3 | 7 | 3 | 2 | · · | Dit 0 | | 0x00FE | Reserved | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0X001 L | Reserved | W | | | | | | | | | | 0x00FF | Reserved | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0011 | Reserved | w[ | | | | | | | | | ## 0x0100-0x010F Flash Control Register | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|--------|--------|--------|--------|--------|-------|--------|-------|-------| | 0x0100 | FCLKDIV | R<br>W | FDIVLD | PRDIV8 | FDIV5 | FDIV4 | FDIV3 | FDIV2 | FDIV1 | FDIV0 | | 004.04 | F0F0 | R | KEY | /EN | RNV5 | RNV4 | RNV3 | RNV2 | SE | С | | 0x0101 | FSEC | w | | | | | | | | | | 0x0102 | FTSTMOD | R | 0 | 0 | 0 | WRALL | FDFD | 0 | 0 | 0 | | 0.0102 | TTOTWOD | W | | | | WINALL | טוטו | | | | | 0x0103 | FCNFG | R<br>W | CBEIE | CCIE | KEYACC | 0 | DFDIE | 0 | 0 | BKSEL | | 0x0104 | FPROT | R<br>W | FPOPEN | RNV6 | FPHDIS | FP | HS | FPLDIS | FP | LS | | 0x0105 | FSTAT | R<br>W | CBEIF | CCIF | PVIOL | ACCERR | DFDIF | BLANK | 0 | 0 | | 0x0106 | FCMD | R<br>W | 0 | | | | CMDB | | | | | 0.0407 | FOTI | R | NV7 | NV6 | NV5 | NV4 | NV3 | NV2 | NV1 | NV0 | | 0x0107 | FCTL | w | | | | | | | | | | 0x0108 | FADDRHI | R | | | • | FADI | DRHI | | | | | 000100 | FADDRIII | w[ | | | | | | | | | | 0x0109 | FADDRLO | R | | | | FADE | RLO | | | | | | | W | | | | | | | | | | 0x010A | FDATAHI | R | | | | FDA | TAHI | | | | | | | W<br>R | | | | FDA1 | TAL O | | | | | 0x010B | FDATALO | W | | | | FDAI | ALO | | | | | | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x010C | Reserved | w | | | | | | • | | | | | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x010D | Reserved | w | | | | | | | | | | 0.010 | Dogonyod | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x010E | Reserved | w | | | | | | | | | | 0x010F | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.00101 | 1103GI VGU | W[ | | | | | | | | | ## 0x0110-0x011B EEPROM Control Register | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------------------------|--------|--------|--------|-------|--------|-------|-------|-------|-------| | 0x0110 | ECLKDIV | R<br>W | EDIVLD | PRDIV8 | EDIV5 | EDIV4 | EDIV3 | EDIV2 | EDIV1 | EDIV0 | | 0x0111 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0112 | Reserved for Factory Test | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0113 | ECNFG | R<br>W | CBEIE | CCIE | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0114 | EPROT | R<br>W | EPOPEN | NV6 | NV5 | NV4 | EPDIS | EP2 | EP1 | EP0 | | 0x0115 | ESTAT | R<br>W | CBEIF | CCIF | PVIOL | ACCERR | 0 | BLANK | 0 | 0 | | 0x0116 | ECMD | R | 0 | CMDB6 | CMDB5 | 0 | 0 | CMDB2 | 0 | CMDB0 | | 0x0117 | Reserved for | W<br>R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0118 | Factory Test<br>EADDRHI | W<br>R | 0 | 0 | 0 | 0 | 0 | 10 | 9 | Bit 8 | | | | W<br>R | D:: 7 | • | _ | | • | - | - | | | 0x0119 | EADDRLO | W<br>R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x011A | EDATAHI | W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x011B | EDATALO | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | # 0x011C-0x011F Reserved Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x011C- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x011F | ixeseiveu | W | | | | | | | | | ## 0x0120-0x013F ATD1 (Analog-to-Digital Converter 10 Bit 8 Channel) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------------|---|----------|-------|----------|----------|--------|------------|----------|----------| | 0x0120 | ATD1CTL0 | R | 0 | 0 | 0 | 0 | 0 | WRAP2 | WRAP1 | WRAP0 | | 0.0120 | AIDIOILO | W | | | | | | WINALZ | WINALL | WITALO | | 0x0121 | ATD1CTL1 | R | ETRIGSEL | 0 | 0 | 0 | 0 | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 | | 0.0121 | AIDIOILI | W | LINIOOLL | | | | | LITTIOOTIZ | LIMOOIII | LIMOONO | | 0x0122 | ATD1CTL2 | R | ADPU | AFFC | AWAI | ETRIGLE | ETRIGP | ETRIG | ASCIE | ASCIF | | 0.0122 | 711210122 | W | 7.01 0 | 7 | 7 (1 (1) | 21111022 | | 211110 | 7.00.2 | | | 0x0123 | ATD1CTL3 | R | 0 | S8C | S4C | S2C | S1C | FIFO | FRZ1 | FRZ0 | | 0,101.20 | 7.1.2.1.2.1.20 | W | | | | | | 0 | | | | 0x0124 | ATD1CTL4 | R | SRES8 | SMP1 | SMP0 | PRS4 | PRS3 | PRS2 | PRS1 | PRS0 | | 5 IZ I | | W | 0.1200 | | J 0 | | | | | | ## 0x0120-0x013F ATD1 (Analog-to-Digital Converter 10 Bit 8 Channel) (continued) | 0x0125 ATD1CTL5 R W DJM DSGN SCAN MULT 0 CC CB 0x0126 ATD1STATO R SCF 0 ETORF FIFOR 0 CC2 CC1 0x0127 Reserved R O O O O O O O O O O O O O O O O O O O | CA | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 0x0126 ATD1STATO R<br>W SCF 0 ETORF FIFOR 0 CC2 CC1 0x0127 Reserved R 0 0 0 0 0 0 0 0 0x0128 ATD1TEST1 R 0 0 0 0 0 0 0 0 0x0129 ATD1TEST1 W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | ٠,١ | | 0x0127 Reserved R W W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0x0128 ATD1TEST0 W R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0x0129 ATD1TEST1 W R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | CC0 | | 0x0127 Reserved W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 < | | | 0x0128 ATD1TEST0 R 0 0 0 0 0 0 0 0x0129 ATD1TEST1 W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0< | 0 | | 0x0128 AIDITESTO W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | | 0x0129 ATD1TEST1 W R O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O | | | 0x012A Reserved R W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | SC | | 0x012A Reserved W 0x012B ATD1STAT1 R 0x012C Reserved R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 | | 0x012B AID1SIAI1 W 0x012C Reserved R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 </td <td>0</td> | 0 | | 0x012C Reserved R W W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | CCF0 | | 0x012C Reserved W 0x012D ATD1DIEN R 0x012E Reserved R 0 0 0 0 0 0 0x012E PORTAD1 R PTAD7 PTAD6 PTAD5 PTAD4 PTAD3 PTAD2 PTAD1 | | | 0x012D ATD1DIEN R W IEN7 IEN6 IEN5 IEN4 IEN3 IEN2 IEN1 0x012E Reserved R O O O O O O O 0x012E PORTAD1 R PTAD7 PTAD6 PTAD5 PTAD4 PTAD3 PTAD2 PTAD1 | 0 | | 0x012E Reserved R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | IENIO | | 0x012E Reserved W R PTAD7 PTAD6 PTAD5 PTAD4 PTAD3 PTAD2 PTAD1 | IEN0 | | 0x012F PORTAD1 R PTAD7 PTAD6 PTAD5 PTAD4 PTAD3 PTAD2 PTAD1 | 0 | | 0x012F PORTAD1 | PTAD0 | | VV | | | 0x0130 ATD1DR0H R Bit 15 14 13 12 11 10 9 | Bit 8 | | R Bit 7 Bit 6 0 0 0 0 0 | 0 | | 0x0131 ATD1DR0L W Bit 7 Bit 6 0 0 0 0 | 0 | | 0x0132 ATD1DR1H R Bit 15 14 13 12 11 10 9 | Bit 8 | | W | | | 0x0133 ATD1DR1L R Bit 7 Bit 6 0 0 0 0 0 | 0 | | R Bit 15 14 13 12 11 10 9 | Bit 8 | | 0x0134 ATD1DR2H W | | | 0x0135 ATD1DR2L R Bit 7 Bit 6 0 0 0 0 0 | 0 | | W Bit 15 14 13 12 11 10 9 | Bit 8 | | 0x0136 ATD1DR3H W | 2.0 | | 0x0137 ATD1DR3L R Bit 7 Bit 6 0 0 0 0 0 | 0 | | R Bit 15 14 13 12 11 10 9 | Bit 8 | | 0x0138 ATD1DR4H W Bit 13 12 11 10 9 | DILO | | 0x0139 ATD1DR4L R Bit 7 Bit 6 0 0 0 0 0 | 0 | | W | | | 0x013A ATD1DR5H R Bit 15 14 13 12 11 10 9 | Bit 8 | | R Bit 7 Bit 6 0 0 0 0 0 | | | 0x013B ATD1DR5L W | 0 | MC9S12KT256 Data Sheet, Rev. 1.16 # 0x0120-0x013F ATD1 (Analog-to-Digital Converter 10 Bit 8 Channel) (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-----------|---|--------|-------|-------|-------|-------|-------|-------|-------| | 0x013C | ATD1DR6H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | UXUTSC | AIDIDROII | w | | | | | | | | | | 0x013D | ATD1DR6L | R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.0130 | AIDIDIOL | W | | | | | | | | | | 0v013E | ATD1DR7H | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x013E ATD1DR7H | W | | | | | | | | | | | 0x013F | ATD1DR7L | R | Bit 7 | Bit 6 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.0101 | ALD IDIAL | W | | | | | | | | | ## 0x0140-0x017F CAN0 (MSCAN) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-------------|--------|--------|---------|---------|---------|---------|--------|--------| | 0x0140 | CAN0CTL0 | R<br>W | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | 0x0141 | CAN0CTL1 | R<br>W | CANE | CLKSRC | LOOPB | LISTEN | 0 | WUPM | SLPAK | INITAK | | 0x0142 | CAN0BTR0 | R<br>W | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | 0x0143 | CAN0BTR1 | R<br>W | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | 0x0144 | CAN0RFLG | R<br>W | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | 0x0145 | CANORIER | R<br>W | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | 0x0146 | CAN0TFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | TXE2 | TXE1 | TXE0 | | 0x0147 | CAN0TIER | R<br>W | 0 | 0 | 0 | 0 | 0 | TXEIE2 | TXEIE1 | TXEIE0 | | 0x0148 | CAN0TARQ | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | 0x0149 | CAN0TAAK | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | 0x014A | CAN0TBSEL | R<br>W | 0 | 0 | 0 | 0 | 0 | TX2 | TX1 | TX0 | | 0x014B | CANOIDAC | R<br>W | 0 | 0 | IDAM1 | IDAM0 | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | 0x014C | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x014D | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x014E | CAN0RXERR | R | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | 0x014F | CANOTXERR | W<br>R<br>W | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | ## 0x0140-0x017F CAN0 (MSCAN) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-------------------------|--------|-------|-------|----------|------------|-----------|--------------|-------|-------| | 0x0150–<br>0x0153 | CANOIDAR0-<br>CANOIDAR3 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0154–<br>0x0157 | CANOIDMR0-<br>CANOIDMR3 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0158–<br>0x015B | CANOIDAR4-<br>CANOIDAR7 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x015C-<br>0x015F | CANOIDMR4-<br>CANOIDMR7 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0160- | CAN0RXFG | R | | FC | REGROUN | ID RECEIVE | BUFFER ( | see Table 1 | -6) | | | 0x016F | CANONAI G | W | | | | | | | | | | 0x0170–<br>0x017F | CAN0TXFG | R<br>W | | FO | REGROUNI | D TRANSMI | IT BUFFER | (see Table 1 | 1-6) | | Table 1-6. Detailed MSCAN Foreground Receive and Transmit Buffer Layout | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | | Extended ID | R | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | 0x00 | Standard ID | R | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | | CANxRIDR0 | W | | | | | | | | | | | Extended ID | R | ID20 | ID19 | ID18 | SRR=1 | IDE=1 | ID17 | ID16 | ID15 | | 0x01 | Standard ID | R | ID2 | ID1 | ID0 | RTR | IDE=0 | | | | | | CANxRIDR1 | W | | | | | | | | | | | Extended ID | R | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | 0x02 | Standard ID | R | | | | | | | | | | | CANxRIDR2 | W | | | | | | | | | | | Extended ID | R | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | 0x03 | Standard ID | R | | | | | | | | | | | CANxRIDR3 | W | | | | | | | | | | 0x04- | O (2 O. 10 | R | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x0B | CANxRDSR7 | W | | | | | | | | | | 0x0C | CANRxDLR | R | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | ONO C | 0, 11 11 1,13 2.11 | W | | | | | | | | | | 0x0D | Reserved | R<br>W | | | | | | | | | | 0x0E | CANxRTSRH | R | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | UXUE | CANARTSRIT | W | | | | | | | | | | 0x0F | CANxRTSRL | R | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | | OXOI | CANARTORE | W | | | | | | | | | | | Extended ID | R | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | 0x10 | CANxTIDR0 | W | 1020 | IDZI | 1020 | 1020 | IDZT | 1020 | IDZZ | 1021 | | OXIO | Standard ID | R<br>W | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | | Extended ID CANxTIDR1 | R<br>W | ID20 | ID19 | ID18 | SRR=1 | IDE=1 | ID17 | ID16 | ID15 | | 0x10 | Standard ID | R<br>W | ID2 | ID1 | ID0 | RTR | IDE=0 | | | | MC9S12KT256 Data Sheet, Rev. 1.16 Table 1-6. Detailed MSCAN Foreground Receive and Transmit Buffer Layout (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------|-------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x12 | Extended ID CANxTIDR2 | R<br>W | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | UXIZ | Standard ID | R<br>W | | | | | | | | | | 0x13 | Extended ID CANxTIDR3 | R<br>W | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | OXTO | Standard ID | R<br>W | | | | | | | | | | 0x14–<br>0x1B | CANxTDSR0-<br>CANxTDSR7 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x1C | CANxTDLR | R<br>W | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | 0x1D | CONxTTBPR | R<br>W | PRIO7 | PRIO6 | PRIO5 | PRIO4 | PRIO3 | PRIO2 | PRIO1 | PRIO0 | | 0x1E | CANxTTSRH | R<br>W | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | 0x1F | CANxTTSRL | R<br>W | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | ## 0x0180-0x01BF CAN1 (MSCAN) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|--------|---------|----------|---------|----------|---------|---------|---------|---------| | 0x0180 | CAN1CTL0 | R<br>W | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | 0x0181 | CAN1CTL1 | R | CANE | CLKSRC | LOOPB | LISTEN | 0 | WUPM | SLPAK | INITAK | | 0,0101 | 0/11/10/12/ | W | O/ 1112 | OLINOINO | 2001 5 | LIGITEIN | | WOI IVI | | | | 0x0182 | CAN1BTR0 | R<br>W | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | 0x0183 | CAN1BTR1 | R<br>W | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | 0x0184 | CAN1RFLG | R | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | 000104 | OAITIN LO | W | VVOI 11 | | | | | | OVINII | IXXI | | 0x0185 | CAN1RIER | R<br>W | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | 0x0186 | CAN1TFLG | R | 0 | 0 | 0 | 0 | 0 | TXE2 | TXE1 | TXE0 | | 0.0100 | 0/11/11/20 | W | | | | | | INLE | IXLI | IXLO | | 0x0187 | CAN1TIER | R | 0 | 0 | 0 | 0 | 0 | TXEIE2 | TXEIE1 | TXEIE0 | | | | W | | _ | _ | _ | _ | | | | | 0x0188 | CAN1TARQ | R | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | | | W | | 0 | 0 | 0 | 0 | ADTAKO | A DTAKA | ADTAKO | | 0x0189 | CAN1TAAK | R | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | | | W<br>R | 0 | 0 | 0 | 0 | 0 | | | | | 0x018A | CAN1TBSEL | W | U | U | U | U | U | TX2 | TX1 | TX0 | | | | R | 0 | 0 | | | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | 0x018B | CAN1IDAC | w | | | IDAM1 | IDAM0 | J | 1011112 | 1011111 | 1011110 | | | | ٠. ا | | | | | | | | | ## 0x0180-0x01BF CAN1 (MSCAN) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-----------|--------|--------|--------|----------|------------|----------|--------------|--------|--------| | 0x018C | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W<br>R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x018D | Reserved | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x018E | CAN1RXERR | R<br>W | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | 0x018F | CAN1TXERR | R<br>W | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | 0x0190 | CAN1IDAR0 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0191 | CAN1IDAR1 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0192 | CAN1IDAR2 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0193 | CAN1IDAR3 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0194 | CAN1IDMR0 | R<br>W | AM7 | AM6 | AM5 | AM4 | АМЗ | AM2 | AM1 | AM0 | | 0x0195 | CAN1IDMR1 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0196 | CAN1IDMR2 | R<br>W | AM7 | AM6 | AM5 | AM4 | АМЗ | AM2 | AM1 | AM0 | | 0x0197 | CAN1IDMR3 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0198 | CAN1IDAR4 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0199 | CAN1IDAR5 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x019A | CAN1IDAR6 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x019B | CAN1IDAR7 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x019C | CAN1IDMR4 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x019D | CAN1IDMR5 | R<br>W | AM7 | AM6 | AM5 | AM4 | АМ3 | AM2 | AM1 | AM0 | | 0x019E | CAN1IDMR6 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x019F | CAN1IDMR7 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x01A0–<br>0x01AF | CAN1RXFG | R<br>W | | FC | REGROUN | ID RECEIVE | BUFFER ( | see Table 1- | -6) | | | 0x01B0-<br>0x01BF | CAN1TXFG | R<br>W | | FO | REGROUNI | D TRANSMI | T BUFFER | (see Table 1 | 1-6) | | #### Chapter 1 MC9S12KT256 Device Overview (MC9S12KT256V1) ## 0x01C0-0x023F Reserved Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x01C0- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x023F | i veder ved | W | | | | | | | | | ## 0x0240-0x027F PIM (Port Integration Module) (Sheet 1 of 3) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|--------|--------|--------|-------|--------|--------|-------|-------| | 0x0240 | PTT | R<br>W | PTT7 | PTT6 | PTT5 | PTT4 | PTT3 | PTT2 | PTT1 | PTT0 | | 0x0241 | PTIT | R | PTIT7 | PTIT6 | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 | | | | W | | | | | | | | | | 0x0242 | DDRT | R<br>W | DDRT7 | DDRT7 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 | | 0x0243 | RDRT | R<br>W | RDRT7 | RDRT6 | RDRT5 | RDRT4 | RDRT3 | RDRT2 | RDRT1 | RDRT0 | | 0x0244 | PERT | R<br>W | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 | | 0x0245 | PPST | R<br>W | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 | | 00040 | Danamuad | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0246 | Reserved | W | | | | | | | | | | 0x0247 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | | 0x0248 | PTS | R<br>W | PTS7 | PTS6 | PTS5 | PTS4 | PTS3 | PTS2 | PTS1 | PTS0 | | 0x0249 | PTIS | R | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 | | 0,0243 | 1 110 | W | | | | | | | | | | 0x024A | DDRS | R<br>W | DDRS7 | DDRS7 | DDRS5 | DDRS4 | DDRS3 | DDRS2 | DDRS1 | DDRS0 | | 0x024B | RDRS | R<br>W | RDRS7 | RDRS6 | RDRS5 | RDRS4 | RDRS3 | RDRS2 | RDRS1 | RDRS0 | | 0x024C | PERS | R<br>W | PERS7 | PERS6 | PERS5 | PERS4 | PERS3 | PERS2 | PERS1 | PERS0 | | 0x024D | PPSS | R<br>W | PPSS7 | PPSS6 | PPSS5 | PPSS4 | PPSS3 | PPSS2 | PPSS1 | PPSS0 | | 0x024E | WOMS | R<br>W | WOMS7 | WOMS6 | WOMS5 | WOMS4 | WOMS3 | WOMS2 | WOMS1 | WOMS0 | | 0x024F | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DT1.1 | R | DT: 4= | DT: 40 | DT: 1- | DTM | DT1.40 | DT1 10 | DTM | DTIA | | 0x0250 | PTM | w | PTM7 | PTM6 | PTM5 | PTM4 | PTM3 | PTM2 | PTM1 | PTM0 | | 0x0251 | PTIM | R<br>W | PTIM7 | PTIM6 | PTIM5 | PTIM4 | PTIM3 | PTIM2 | PTIM1 | PTIM0 | | 0x0252 | DDRM | R<br>W | DDRM7 | DDRM7 | DDRM5 | DDRM4 | DDRM3 | DDRM2 | DDRM1 | DDRM0 | ## 0x0240-0x027F PIM (Port Integration Module) (Sheet 2 of 3) | No. | Address | Name | _ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|---|-------|--------|--------|--------|--------|--------|--------|--------| | OX0254 PERM W PERM6 PERM6 PERM4 PERM3 PERM3 PERM1 PERM2 PERM1 PERM1 PERM2 PERM1 PERM1 PERM2 PERM1 PERM2 PERM1 PERM1 PERM2 PERM1 PERM2 PERM2 PERM1 PERM3 PERM1 PERM1 PERM3 PERM1 PPSM1 PPSM1 PPSM1 PPSM1 WOMM1 WOM | 0x0253 | RDRM | | RDRM7 | RDRM6 | RDRM5 | RDRM4 | RDRM3 | RDRM2 | RDRM1 | RDRM0 | | 0X0255 PFSMI W PFSMI PPSMI MODRRI PPTIPI PPTIPI PPTIPI PPTIPI PPTIPI PPTIPI PPTIPI | 0x0254 | PERM | | PERM7 | PERM6 | PERM5 | PERM4 | PERM3 | PERM2 | PERM1 | PERM0 | | NO.0256 | 0x0255 | PPSM | | PPSM7 | PPSM6 | PPSM5 | PPSM4 | PPSM3 | PPSM2 | PPSM1 | PPSM0 | | MODRR MODR | 0x0256 | WOMM | | WOMM7 | WOMM6 | WOMM5 | WOMM4 | WOMM3 | WOMM2 | WOMM1 | WOMM0 | | DN0258 | 0x0257 | MODRR | | 0 | MODRR6 | MODRR5 | MODRR4 | MODRR3 | MODRR2 | MODRR1 | MODRR0 | | DX0259 | 0x0258 | PTP | | PTP7 | PTP6 | PTP5 | PTP4 | PTP3 | PTP2 | PTP1 | PTP0 | | 0x025A DDRP R W DDRP7 DDRP7 DDRP5 DDRP4 DDRP3 DDRP2 DDRP1 DDRP0 0x025B RDRP R RDRP7 RDRP6 RDRP5 RDRP4 RDRP3 RDRP2 RDRP1 RDRP0 0x025C PERP R PERP7 PERP6 PERP5 PERP4 PERP3 PERP2 PERP1 PERP0 0x025D PPSP R PSP57 PPSP6 PPSP5 PPSP4 PPSP3 PPSP2 PPSP1 PPSP0 0x025E PIEP R PIEP7 PIEP6 PIEP5 PIEP4 PIEP3 PIEP2 PIEP1 PIEP0 0x025F PIFP R PIHP7 PIFP6 PIFP5 PIFP4 PIFP3 PIFP2 PIFP1 PIFP0 0x0260 PTH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH1 PTH0 0x0263 </td <td>0x0259</td> <td>PTIP</td> <td>R</td> <td>PTIP7</td> <td>PTIP6</td> <td>PTIP5</td> <td>PTIP4</td> <td>PTIP3</td> <td>PTIP2</td> <td>PTIP1</td> <td>PTIP0</td> | 0x0259 | PTIP | R | PTIP7 | PTIP6 | PTIP5 | PTIP4 | PTIP3 | PTIP2 | PTIP1 | PTIP0 | | 0x025B RDRP R WW RDRP7 RDRP6 RDRP5 RDRP4 RDRP3 RDRP2 RDRP1 RDRP0 0x025C PERPR R PERP7 PERP6 PERP5 PERP4 PERP3 PERP2 PERP1 PERP0 0x025D PPSP R WW PPSP7 PPSP6 PPSP5 PPSP4 PPSP3 PPSP2 PPSP1 PPSS0 0x025E PIEP R WW PIEP7 PIEP6 PIEP5 PIEP4 PIEP3 PIEP2 PIEP1 PIEP0 0x0260 PTH R WW PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0262 DDRH R DDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH1 DDRH1 DDRH0 0x0263 RDRH R RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 PDRH1 | 0x025A | DDRP | R | DDRP7 | DDRP7 | DDRP5 | DDRP4 | DDRP3 | DDRP2 | DDRP1 | DDRP0 | | 0x025C PERP R W PERP7 PERP6 PERP5 PERP4 PERP3 PERP2 PERP1 PERP0 0x025D PPSP R PPSP7 PPSP6 PPSP5 PPSP4 PPSP3 PPSP2 PPSP1 PPSS0 0x025E PIEP R PIEP7 PIEP6 PIEP5 PIEP4 PIEP3 PIEP2 PIEP1 PIEP0 0x025F PIFP R PIFP7 PIFP6 PIFP5 PIFP4 PIFP3 PIEP2 PIEP1 PIEP0 0x0260 PTH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTH R PTH7 PTH6 PTH6 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0262 DRH R RDRH7 RDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0264 PERH | 0x025B | RDRP | R | RDRP7 | RDRP6 | RDRP5 | RDRP4 | RDRP3 | RDRP2 | RDRP1 | RDRP0 | | 0x025D PPSP R W PPSP7 PPSP6 PPSP5 PPSP4 PPSP3 PPSP2 PPSP1 PPSS0 0x025E PIEPP R W PIEP7 PIEP6 PIEP5 PIEP4 PIEP3 PIEP2 PIEP1 PIEP0 0x025F PIFP R PIFP7 PIFP6 PIFP5 PIFP4 PIEP3 PIEP2 PIEP1 PIEP0 0x0260 PTH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0262 DDRH R DDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0263 RDRH R R RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 RDRH1 RDRH0 0x0264 PERH PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0266 PIE | 0x025C | PERP | R | PERP7 | PERP6 | PERP5 | PERP4 | PERP3 | PERP2 | PERP1 | PERP0 | | 0x025E PIEP W PIEP7 PIEP6 PIEP5 PIEP4 PIEP3 PIEP2 PIEP1 PIEP0 0x025F PIFP R PIFP7 PIFP6 PIFP5 PIFP4 PIFP3 PIFP2 PIFP1 PIEP0 0x0260 PTH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTIH7 PTIH6 PTH5 PTIH4 PTH3 PTH2 PTH1 PTH0 0x0262 DDRH R PDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0263 RDRH R RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 RDRH1 RDRH0 0x0264 PERH R PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0265 PPSH R PIEH7 PIEH6 PIEH5 PIEH4 PIEH | 0x025D | PPSP | R | PPSP7 | PPSP6 | PPSP5 | PPSP4 | PPSP3 | PPSP2 | PPSP1 | PPSS0 | | 0x025F PIFP W PIFP6 PIFP6 PIFP5 PIFP4 PIFP3 PIFP2 PIFP1 PIFP0 0x0260 PTH R PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTIH7 PTIH6 PTIH5 PTIH4 PTIH3 PTIH2 PTIH1 PTIH1 PTIH0 0x0262 DDRH R PDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0263 RDRH R RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 RDRH1 RDRH0 0x0264 PERH R PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0265 PPSH R PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PPSH2 PPSH1 PPSH0 0x0266 PIEH R PIEH7 PIEH6 PIEH5 <td< td=""><td>0x025E</td><td>PIEP</td><td></td><td>PIEP7</td><td>PIEP6</td><td>PIEP5</td><td>PIEP4</td><td>PIEP3</td><td>PIEP2</td><td>PIEP1</td><td>PIEP0</td></td<> | 0x025E | PIEP | | PIEP7 | PIEP6 | PIEP5 | PIEP4 | PIEP3 | PIEP2 | PIEP1 | PIEP0 | | 0x0260 PTH W PTH7 PTH6 PTH5 PTH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTIH7 PTIH6 PTIH5 PTIH4 PTH3 PTH2 PTH1 PTH0 0x0261 PTIH R PTIH7 PTIH6 PTIH5 PTIH4 PTH3 PTH2 PTH1 PTH0 0x0262 DDRH R PTIH7 PTIH6 PTIH5 PTIH4 PTIH3 PTH2 PTH1 PTH0 0x0263 RDRH R DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0264 PERH R PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0265 PPSH R PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PPSH2 PPSH1 PPSH0 0x0266 PIEH R PIEH7 PIEH6 PIEH5 PIEH4 PIEH3 PIEH2 | 0x025F | PIFP | | PIFP7 | PIFP6 | PIFP5 | PIFP4 | PIFP3 | PIFP2 | PIFP1 | PIFP0 | | 0x0261 PTIH R W PTIH7 PTIH6 PTIH5 PTIH4 PTIH3 PTIH2 PTIH1 PTIH0 0x0262 DDRH R W DDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0263 RDRH R R R R R R W RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 RDRH1 RDRH0 0x0264 PERH R W PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0265 PPSH R W PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PPSH2 PPSH1 PPSH0 0x0266 PIEH R W PIEH7 PIEH6 PIEH5 PIEH4 PIEH3 PIEH2 PIEH1 PIEH0 0x0267 PIFH R W PIJ7 PIJ6 0 0 0 0 PTJ1 PTJ0 0x0268 PTJ R PTJ7 PTJ6 0 0 0 | 0x0260 | PTH | | PTH7 | PTH6 | PTH5 | PTH4 | PTH3 | PTH2 | PTH1 | PTH0 | | 0x0262 DDRH R W W DDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0 0x0263 RDRH R R W W RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 RDRH1 RDRH0 0x0264 PERH R W W PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0265 PPSH R W W PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PPSH2 PPSH1 PPSH0 0x0266 PIEH R W W PIEH7 PIEH6 PIEH5 PIEH4 PIEH3 PIEH2 PIEH1 PIEH0 0x0267 PIFH R W W PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIFH2 PIFH1 PIFH0 0x0268 PTJ R W W PTJ7 PTJ6 0 0 0 0 PTJ1 PTJ0 | 0x0261 | PTIH | R | PTIH7 | PTIH6 | PTIH5 | PTIH4 | PTIH3 | PTIH2 | PTIH1 | PTIH0 | | 0x0263 RDRH R W W W W W W W W W W W W W W W W W W W | 0x0262 | DDRH | R | DDRH7 | DDRH7 | DDRH5 | DDRH4 | DDRH3 | DDRH2 | DDRH1 | DDRH0 | | 0x0264 PERH R W PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0 0x0265 PPSH R W PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PPSH2 PPSH1 PPSH0 0x0266 PIEH R W PIEH7 PIEH6 PIEH5 PIEH4 PIEH3 PIEH2 PIEH1 PIEH0 0x0267 PIFH W PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIFH2 PIFH1 PIFH0 0x0268 PTJ R W PTJ7 PTJ6 O O O O PTJ1 PTJ0 0x0269 PTLI R PTIJ7 PTIJ6 O O O O PTIJ1 PTIJ0 | 0x0263 | RDRH | R | RDRH7 | RDRH6 | RDRH5 | RDRH4 | RDRH3 | RDRH2 | RDRH1 | RDRH0 | | 0x0265 PPSH R W PPSH7 PPSH6 PPSH5 PPSH4 PPSH3 PPSH2 PPSH1 PPSH0 0x0266 PIEH R W PIEH7 PIEH6 PIEH5 PIEH4 PIEH3 PIEH2 PIEH1 PIEH0 0x0267 PIFH R W PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIFH2 PIFH1 PIFH0 0x0268 PTJ R W PTJ7 PTJ6 0 0 0 0 PTJ1 PTJ0 0x0269 PTLI R PTIJ7 PTIJ6 0 0 0 0 PTIJ1 PTIJ0 | 0x0264 | PERH | R | PERH7 | PERH6 | PERH5 | PERH4 | PERH3 | PERH2 | PERH1 | PERH0 | | 0x0266 PIEH W PIEH PIEH6 PIEH5 PIEH4 PIEH3 PIEH2 PIEH1 PIEH1 PIEH0 0x0267 PIFH R PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIFH2 PIFH1 PIFH0 0x0268 PTJ R PTJ7 PTJ6 0 0 0 0 PTJ1 PTJ0 0x0269 PTLL R PTIJ7 PTIJ6 0 0 0 0 PTIJ1 PTIJ0 | 0x0265 | PPSH | | PPSH7 | PPSH6 | PPSH5 | PPSH4 | PPSH3 | PPSH2 | PPSH1 | PPSH0 | | 0x0267 PIFH W PIFH7 PIFH6 PIFH5 PIFH4 PIFH3 PIFH2 PIFH1 PIFH0 0x0268 PTJ R W PTJ7 PTJ6 O O O O O PTJ1 PTJ0 0x0269 PTLL R PTIJ7 PTIJ6 O O O O PTIJ1 PTIJ0 | 0x0266 | PIEH | R | PIEH7 | PIEH6 | PIEH5 | PIEH4 | PIEH3 | PIEH2 | PIEH1 | PIEH0 | | 0x0268 PTJ W PTJ7 PTJ6 PTJ1 PTJ0 R PTJ7 PTJ6 0 0 0 0 PTJ1 PTJ0 | 0x0267 | PIFH | | PIFH7 | PIFH6 | PIFH5 | PIFH4 | PIFH3 | PIFH2 | PIFH1 | PIFH0 | | 0x0269 PTIJ R PTIJ7 PTIJ6 0 0 0 0 PTIJ1 PTIJ0 | 0x0268 | PTJ | R | PTJ7 | PTJ6 | 0 | 0 | 0 | 0 | PTJ1 | PTJ0 | | | 0x0269 | PTIJ | | PTIJ7 | PTIJ6 | 0 | 0 | 0 | 0 | PTIJ1 | PTIJ0 | ## 0x0240-0x027F PIM (Port Integration Module) (Sheet 3 of 3) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------|---|-------|--------|-------|-------|-------|-------|--------|--------| | 0x026A | DDRJ | R | DDRJ7 | DDRJ7 | 0 | 0 | 0 | 0 | DDRJ1 | DDRJ0 | | 0,1020,1 | 22.10 | W | | 551.01 | | | | | 551.01 | 551.00 | | 0x026B | RDRJ | R | RDRJ7 | RDRJ6 | 0 | 0 | 0 | 0 | RDRJ1 | RDRJ0 | | 0.10202 | | W | | | | | | | | | | 0x026C | PERJ | R | PERJ7 | PERJ6 | 0 | 0 | 0 | 0 | PERJ1 | PERJ0 | | | | W | | | | | | | | | | 0x026D | PPSJ | R | PPSJ7 | PPSJ6 | 0 | 0 | 0 | 0 | PPSJ1 | PPSJ0 | | | | W | | | | | | | | | | 0x026E | PIEJ | R | PIEJ7 | PIEJ6 | 0 | 0 | 0 | 0 | PIEJ1 | PIEJ0 | | | - | W | | | | | | | | | | 0x026F | PIFJ | R | PIFJ7 | PIFJ6 | 0 | 0 | 0 | 0 | PIFJ1 | PIFJ0 | | | | W | | | | | | | | | | 0x0270–<br>0x027F | Reserved | R | | | | | | | | | ## 0x0280-0x02BF CAN4 (MSCAN) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|--------|----------|----------|---------|---------|---------|----------|--------|--------| | 0x0280 | CAN4CTL0 | R<br>W | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | 0x0281 | CAN4CTL1 | R | CANE | CLKSRC | LOOPB | LISTEN | 0 | WUPM | SLPAK | INITAK | | 0.0201 | CAN4CILI | W | OANL | CLINGING | LOOFB | LIGILIN | | VVOI IVI | | | | 0x0282 | CAN4BTR0 | R<br>W | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | 0x0283 | CAN4BTR1 | R<br>W | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | 0x0284 | CAN4RFLG | R<br>W | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | 0x0285 | CAN4RIER | R<br>W | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | | | R | 0 | 0 | 0 | 0 | 0 | | | | | 0x0286 | CAN4TFLG | w | | | | | | TXE2 | TXE1 | TXE0 | | 0.0007 | CANATIED | R | 0 | 0 | 0 | 0 | 0 | TVEIES | TVEIE4 | TYFIFO | | 0x0287 | CAN4TIER | w | | | | | | TXEIE2 | TXEIE1 | TXEIE0 | | 0x0288 | CAN4TARQ | R | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | | | W | | | | | | | | | | 0x0289 | CAN4TAAK | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | | | R R | 0 | 0 | 0 | 0 | 0 | | | | | 0x028A | CAN4TBSEL | w | <u> </u> | 0 | 0 | U | U | TX2 | TX1 | TX0 | | | | R | 0 | 0 | | | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | 0x028B | CAN4IDAC | w | | | IDAM1 | IDAM0 | | | | | | 0.0200 | Decemed | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x028C | Reserved | w | | | | | | | | | | 0x028D | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5.020B | . 1000. 100 | W | | | | | | | | | MC9S12KT256 Data Sheet, Rev. 1.16 ## 0x0280-0x02BF CAN4 (MSCAN) (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-----------|--------|--------|--------|----------|------------|----------|--------------|--------|--------| | 0x028E | CAN4RXERR | R | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | UXUZUL | CAN4RAERR | W | | | | | | | | | | 0x028F | CAN4TXERR | R<br>W | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | 0x0290 | CAN4IDAR0 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0291 | CAN4IDAR1 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0292 | CAN4IDAR2 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0293 | CAN4IDAR3 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0294 | CAN4IDMR0 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0295 | CAN4IDMR1 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0296 | CAN4IDMR2 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0297 | CAN4IDMR3 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0298 | CAN4IDAR4 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0299 | CAN4IDAR5 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x029A | CAN4IDAR6 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x029B | CAN4IDAR7 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x029C | CAN4IDMR4 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x029D | CAN4IDMR5 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x029E | CAN4IDMR6 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x029F | CAN4IDMR7 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x02A0-<br>0x02AF | CAN4RXFG | R<br>W | | FC | REGROUN | ID RECEIVE | BUFFER ( | see Table 1 | -6) | | | 0x02B0-<br>0x02BF | CAN4TXFG | R<br>W | | FO | REGROUNI | D TRANSMI | T BUFFER | (see Table 1 | 1-6) | | ## 0x02C0-0x02E7 PWM (Pulse Width Modulator 8 Bit 8 Channel) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|--------|------------|-------|-------|--------|-------|-------|-------|------------| | 0x02C0 | PWME | R<br>W | PWME7 | PWME6 | PWME5 | PWME4 | PWME3 | PWME2 | PWME1 | PWME0 | | 0x02C1 | PWMPOL | R<br>W | PPOL7 | PPOL6 | PPOL5 | PPOL4 | PPOL3 | PPOL2 | PPOL1 | PPOL0 | | 0x02C2 | PWMCLK | R<br>W | PCLK7 | PCLK6 | PCLK5 | PCLK4 | PCLK3 | PCLK2 | PCLK1 | PCLK0 | | 0x02C3 | PWMPRCLK | R<br>W | 0 | PCKB2 | PCKB1 | PCKB0 | 0 | PCKA2 | PCKA1 | PCKA0 | | 0x02C4 | PWMCAE | R<br>W | CAE7 | CAE6 | CAE5 | CAE4 | CAE3 | CAE2 | CAE1 | CAE0 | | 0x02C5 | PWMCTL | R<br>W | CON67 | CON45 | CON23 | CON01 | PSWAI | PFRZ | 0 | 0 | | 0x02C6 | PWMTST | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Test Only | W | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02C7 | PWMPRSC | R<br>W | 0 | 0 | 0 | 0 | U | U | 0 | 0 | | 0x02C8 | PWMSCLA | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02C9 | PWMSCLB | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02CA | PWMSCNTA | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02CB | PWMSCNTB | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02CC | PWMCNT0 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02CD | PWMCNT1 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W<br>R | 0<br>Bit 7 | 6 | 5 | 0<br>4 | 3 | 2 | 0 | 0<br>Bit 0 | | 0x02CE | PWMCNT2 | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02CF | PWMCNT3 | w | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0000 | DIAMACNITA | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02D0 | PWMCNT4 | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02D1 | PWMCNT5 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0.02.01 | r wivicivi 3 | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02D2 | PWMCNT6 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | ONOLDZ | 1 WINIOITIO | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02D3 | PWMCNT7 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0020 | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02D4 | PWMPER0 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02D5 | PWMPER1 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | ## 0x02C0-0x02E7 PWM (Pulse Width Modulator 8 Bit 8 Channel) (continued) | Address | Name | _ | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|----------|--------|-------|--------|---------|---------| | 0x02D6 | PWMPER2 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02D7 | PWMPER3 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02D8 | PWMPER4 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02D9 | PWMPER5 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02DA | PWMPER6 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02DB | PWMPER7 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02DC | PWMDTY0 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02DD | PWMDTY1 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02DE | PWMDTY2 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02DF | PWMDTY3 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02E0 | PWMDTY4 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02E1 | PWMDTY5 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02E2 | PWMDTY6 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02E3 | PWMDTY7 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x02E4 | PWMSDN | R<br>W | PWMIF | PWMIE | PWMRSTRT | PWMLVL | 0 | PWM7IN | PWM7INL | PWM7ENA | | 0x02E5 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02E6 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ∪х∪∠⊏り | reserveu | W | | | | | | | | | | 0x02E7 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ۷۷ | | | | | | | | | ## 0x02E8-0x03FF Reserved Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x02E8- | Reserved | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x03FF | Reserved | w[ | | | | | | | | | #### 1.3.3 Part ID Assignments The part ID is located in two 8-bit registers PARTIDH and PARTIDL (addresses 0x001A and 0x001B after reset. The read-only value is a unique part ID for each revision of the chip. Table 1-7 shows the assigned part ID number. Chapter 2, "256 Kbyte ECC Flash Module (S12FTS256K2ECCV1) is for the xL33V mask set. Chapter 3, "256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) is for the 0M17D mas set. **Table 1-7. Assigned Part ID Numbers** | Device | Mask Set Number | Part ID <sup>1</sup> | |-------------|-----------------|----------------------| | MC9S12KT256 | 0L33V | 0x7000 | | MC9S12KT256 | 1L33V | 0x7001 | | MC9S12KT256 | 2L33V | 0x7002 | | MC9S12KT256 | 3L33V | 0x7003 | | MC9S12KT256 | 0M17D | 0x7010 | <sup>&</sup>lt;sup>1</sup>The coding is as follows: Bit 3-0: Minor - non full - mask set revision The device memory sizes are located in two 8-bit registers MEMSIZ0 and MEMSIZ1 (addresses 0x001C and 0x001D after reset). Table 1-8 shows the read-only values of these registers. Refer to HCS12 Module Mapping and Control (MMC) block description chapter for further details. Table 1-8. Memory Size Registers | Device | Register Name | Value | |-------------|---------------|-------| | MC9S12KT256 | MEMSIZ0 | 0x25 | | MC9S12KT256 | MEMSIZ1 | 0x81 | Bit 15-12: Major family identifier Bit 11-8: Minor family identifier Bit 7-4: Major mask set revision number including FAB transfers ## 1.4 System Clock Description The Clock and Reset Generator provides the internal clock signals for the core and all peripheral modules. Figure 1-10 shows the clock connections from the CRG to all modules. Consult the CRG Block Guide for details on clock generation. Figure 1-10. Clock Connections # 1.5 Modes of Operation Eight possible modes determine the operating configuration of the MC9S12KT256. Each mode has an associated default memory map and external bus configuration controlled by a further pin. Three low power modes exist for the device. ## 1.5.1 Chip Configuration Summary The operating mode out of reset is determined by the states of the MODC, MODB, and MODA pins during reset (Table 1-9). The MODC, MODB, and MODA bits in the MODE register show the current operating mode and provide limited mode switching during operation. The states of the MODC, MODB, and MODA pins are latched into these bits on the rising edge of the reset signal. The ROMCTL signal allows the setting of the ROMON bit in the MISC register thus controlling whether the internal Flash is visible in the memory #### Chapter 1 MC9S12KT256 Device Overview (MC9S12KT256V1) map. ROMON = 1 mean the Flash is visible in the memory map. The state of the ROMCTL pin is latched into the ROMON bit in the MISC register on the rising edge of the reset signal. For further explanation on the modes refer to the HCS12 MEBI block description chapter. Table 1-9. Mode Selection | BKGD =<br>MODC | PE6 =<br>MODB | PE5 =<br>MODA | PK7 =<br>ROMCTL | ROMON<br>Bit | Mode Description | |----------------|---------------|---------------|-----------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Х | 1 | Special Single Chip, BDM allowed and ACTIVE. BDM is allowed in all other modes but a serial command is required to make BDM active. | | 0 | 0 | 1 | 0 | 1 | Emulation Expanded Narrow, BDM allowed | | | | | 1 | 0 | | | 0 | 1 | 0 | Х | 0 | Special Test (Expanded Wide), BDM allowed | | 0 | 1 | 1 | 0 | 1 | Emulation Expanded Wide, BDM allowed | | | | | 1 | 0 | | | 1 | 0 | 0 | Х | 1 | Normal Single Chip, BDM allowed | | 1 | 0 | 1 | 0 | 0 | Normal Expanded Narrow, BDM allowed | | | | | 1 | 1 | | | 1 | 1 | 0 | Х | 1 | Peripheral; BDM allowed but bus operations would cause bus conflicts (must not be used) | | 1 | 1 | 1 | 0 | 0 | Normal Expanded Wide, BDM allowed | | | | | 1 | 1 | | Table 1-10. Clock Selection Based on PE7 | PE7 = XCLKS | Description | |-------------|---------------------------------------------------------| | 1 | Loop Controlled Pierce Oscillator selected | | 0 | Full Swing Pierce Oscillator or external clock selected | Table 1-11. Voltage Regulator VREGEN | VREGEN | Description | | | | |--------|----------------------------------------------------------------------------------------------|--|--|--| | 1 | Internal Voltage Regulator enabled | | | | | 0 | Internal Voltage Regulator disabled, VDD1,2 and VDDPLL must be supplied externally with 2.5V | | | | ## 1.5.2 Security The device will make available a security feature preventing the unauthorized read and write of the memory contents. This feature allows: - Protection of the contents of FLASH, - Protection of the contents of EEPROM, - Operation in single-chip mode, - Operation from external memory with internal FLASH and EEPROM disabled. The user must be reminded that part of the security must lie with the user's code. An extreme example would be user's code that dumps the contents of the internal program. This code would defeat the purpose of security. At the same time the user may also wish to put a back door in the user's program. An example of this is the user downloads a key through the SCI which allows access to a programming routine that updates parameters stored in EEPROM. ### 1.5.2.1 Securing the Microcontroller Once the user has programmed the FLASH and EEPROM (if desired), the part can be secured by programming the security bits located in the FLASH module. These non-volatile bits will keep the part secured through resetting the part and through powering down the part. The security byte resides in a portion of the Flash array. Check the Flash Block Guide for more details on the security configuration. ### 1.5.2.2 Operation of the Secured Microcontroller #### 1.5.2.2.1 Normal Single Chip Mode This will be the most common usage of the secured part. Everything will appear the same as if the part was not secured with the exception of BDM operation. The BDM operation will be blocked. ### 1.5.2.2.2 Executing from External Memory The user may wish to execute from external space with a secured microcontroller. This is accomplished by resetting directly into expanded mode. The internal FLASH and EEPROM will be disabled. BDM operations will be blocked. ## 1.5.2.3 Unsecuring the Microcontroller In order to unsecure the microcontroller, the internal FLASH and EEPROM must be erased. This can be done through an external program in expanded mode. Once the user has erased the FLASH and EEPROM, the part can be reset into special single chip mode. This invokes a program that verifies the erasure of the internal FLASH and EEPROM. Once this program completes, the user can erase and program the FLASH security bits to the unsecured state. This is generally done through the BDM, but the user could also change to expanded mode (by writing the mode bits through the BDM) and jumping to an external program (again through BDM commands). Note that if the #### Chapter 1 MC9S12KT256 Device Overview (MC9S12KT256V1) part goes through a reset before the security bits are reprogrammed to the unsecure state, the part will be secured again. #### 1.5.3 **Low Power Modes** The microcontroller features three main low power modes. Consult the respective Block Guide for information on the module behavior in Stop, Pseudo Stop, and Wait Mode. An important source of information about the clock system is the Clock and Reset Generator Guide (CRG). #### 1.5.3.1 Stop Executing the CPU STOP instruction stops all clocks and the oscillator thus putting the chip in fully static mode. Wake up from this mode can be done via reset or external interrupts. #### 1.5.3.2 **Pseudo Stop** This mode is entered by executing the CPU STOP instruction. In this mode the oscillator is still running and the Real Time Interrupt (RTI) or Watchdog (COP) sub module can stay active. Other peripherals are turned off. This mode consumes more current than the full STOP mode, but the wake up time from this mode is significantly shorter. #### 1.5.3.3 Wait This mode is entered by executing the CPU WAI instruction. In this mode the CPU will not execute instructions. The internal CPU signals (address and data bus) will be fully static. All peripherals stay active. For further power consumption the peripherals can individually turn off their local clocks. #### 1.5.3.4 Run Although this is not a low power mode, unused peripheral modules should not be enabled in order to save power. #### 1.6 **Resets and Interrupts** Consult the Exception Processing section of the CPU12 Reference Manual for information on resets and interrupts. Both local masking and CCR masking are included as listed in Table 1-12. System resets can be generated through external control of the RESET pin, through the clock and reset generator module CRG or through the low voltage reset (LVR) generator of the voltage regulator module. Refer to the CRG and VREG block description chapters for detailed information on reset generation. #### 1.6.1 **Vectors** #### 1.6.1.1 **Vector Table** Table 1-12 lists interrupt sources and vectors in default order of priority. MC9S12KT256 Data Sheet, Rev. 1.16 68 Freescale Semiconductor **Table 1-12. Interrupt Vector Locations** | Vector<br>Address | Interrupt<br>Source | CCR<br>Mask | Local<br>Enable | HPRIO Value to Elevate | |-------------------|--------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------|------------------------| | 0xFFFE, 0xFFFF | External Reset, Power On Reset or Low<br>Voltage Reset (see CRG Flags Register<br>to determine reset source) | None | None | _ | | 0xFFFC, 0xFFFD | Clock Monitor fail reset | None | PLLCTL (CME, FCME) | _ | | 0xFFFA, 0xFFFB | COP failure reset | None | COP rate select | _ | | 0xFFF8, 0xFFF9 | Unimplemented instruction trap | None | None | _ | | 0xFFF6, 0xFFF7 | SWI | None | None | _ | | 0xFFF4, 0xFFF5 | XIRQ | X Bit | None | _ | | 0xFFF2, 0xFFF3 | IRQ | I Bit | IRQCR (IRQEN) | 0xF2 | | 0xFFF0, 0xFFF1 | Real Time Interrupt | I Bit | CRGINT (RTIE) | 0xF0 | | 0xFFEE, 0xFFEF | Standard Timer channel 0 | I Bit | TIE (C0I) | 0xEE | | 0xFFEC, 0xFFED | Standard Timer channel 1 | I Bit | TIE (C1I) | 0xEC | | 0xFFEA, 0xFFEB | Standard Timer channel 2 | I Bit | TIE (C2I) | 0xEA | | 0xFFE8, 0xFFE9 | Standard Timer channel 3 | I Bit | TIE (C3I) | 0xE8 | | 0xFFE6, 0xFFE7 | Standard Timer channel 4 | I Bit | TIE (C4I) | 0xE6 | | 0xFFE4, 0xFFE5 | Standard Timer channel 5 | I Bit | TIE (C5I) | 0xE4 | | 0xFFE2, 0xFFE3 | Standard Timer channel 6 | I Bit | TIE (C6I) | 0xE2 | | 0xFFE0, 0xFFE1 | Standard Timer channel 7 | I Bit | TIE (C7I) | 0xE0 | | 0xFFDE, 0xFFDF | Standard Timer overflow | I Bit | TSCR2 (TOI) | 0xDE | | 0xFFDC, 0xFFDD | Pulse accumulator overflow | I Bit | PACTL (PAOVI) | 0xDC | | 0xFFDA, 0xFFDB | Pulse accumulator input edge | I Bit | PACTL (PAI) | 0xDA | | 0xFFD8, 0xFFD9 | SPI0 | I Bit | SPICR1 (SPIE, SPTIE) | 0xD8 | | 0xFFD6, 0xFFD7 | SCI0 | I Bit | SCICR2<br>(TIE, TCIE, RIE, ILIE) | 0xD6 | | 0xFFD4, 0xFFD5 | SCI1 | I Bit | SCICR2<br>(TIE, TCIE, RIE, ILIE) | 0xD4 | | 0xFFD2, 0xFFD3 | ATD0 | I Bit | ATDCTL2 (ASCIE) | 0xD2 | | 0xFFD0, 0xFFD1 | ATD1 | I Bit | ATDCTL2 (ASCIE) | 0xD0 | | 0xFFCE, 0xFFCF | Port J | I Bit | PIEJ<br>(PIEJ7, PIEJ6, PIEJ1, PIEJ0) | 0xCE | | 0xFFCC, 0xFFCD | Port H | I Bit | PIEH (PIEH7-0) | 0xCC | | 0xFFCA, 0xFFCB | Reserved | I Bit | Reserved | 0xCA | | 0xFFC8, 0xFFC9 | | I Bit | | 0xC8 | | 0xFFC6, 0xFFC7 | CRG PLL lock | I Bit | CRGINT (LOCKIE) | 0xC6 | | 0xFFC4, 0xFFC5 | CRG Self Clock Mode | I Bit | CRGINT (SCMIE) | 0xC4 | | 0xFFC2, 0xFFC3 | FLASH Double Fault Detect | I Bit | FCNFG (DFDIE) | 0xC2 | #### Chapter 1 MC9S12KT256 Device Overview (MC9S12KT256V1) **Table 1-12. Interrupt Vector Locations (continued)** | Vector<br>Address | Interrupt<br>Source | CCR<br>Mask | Local<br>Enable | HPRIO Value to Elevate | | |---------------------|----------------------------|-------------|--------------------------|------------------------|--| | 0xFFC0, 0xFFC1 | IIC Bus | I Bit | IBCR (IBIE) | 0xC0 | | | 0xFFBE, 0xFFBF | SPI1 | I Bit | SPICR1 (SPIE, SPTIE) | 0xBE | | | 0xFFBC, 0xFFBD | SPI2 | I Bit | SPICR1 (SPIE, SPTIE) | 0xBC | | | 0xFFBA, 0xFFBB | EEPROM command | I Bit | ECNFG (CCIE, CBEIE) | 0xBA | | | 0xFFB8, 0xFFB9 | FLASH command | I Bit | FCNFG (CCIE, CBEIE) | 0xB8 | | | 0xFFB6, 0xFFB7 | CAN0 wake-up | I Bit | CANORIER (WUPIE) | 0xB6 | | | 0xFFB4, 0xFFB5 | CAN0 errors | I Bit | CANORIER (CSCIE, OVRIE) | 0xB4 | | | 0xFFB2, 0xFFB3 | CAN0 receive | I Bit | CANORIER (RXFIE) | 0xB2 | | | 0xFFB0, 0xFFB1 | CAN0 transmit | I Bit | CANOTIER (TXEIE2-TXEIE0) | 0xB0 | | | 0xFFAE, 0xFFAF | CAN1 wake-up | I Bit | CAN1RIER (WUPIE) | 0xAE | | | 0xFFAC, 0xFFAD | CAN1 errors | I Bit | CAN1RIER (CSCIE, OVRIE) | 0xAC | | | 0xFFAA, 0xFFAB | CAN1 receive | I Bit | CAN1RIER (RXFIE) | 0xAA | | | 0xFFA8, 0xFFA9 | CAN1 transmit | I Bit | CAN1TIER (TXEIE2-TXEIE0) | 0xA8 | | | 0xFFA6, 0xFFA7 | | I Bit | Reserved | 0xA6 | | | 0xFFA4, 0xFFA5 | | I Bit | | 0xA4 | | | 0xFFA2, 0xFFA3 | | I Bit | | 0xA2 | | | 0xFFA0, 0xFFA1 | Reserved | I Bit | | 0xA0 | | | 0xFF9E, 0xFF9F | | I Bit | | 0x9E | | | 0xFF9C, 0xFF9D | | I Bit | | 0x9C | | | 0xFF9A, 0xFF9B | | I Bit | | 0x9A | | | 0xFF98, 0xFF99 | | I Bit | | 0x98 | | | 0xFF96, 0xFF97 | CAN4 wake-up | I Bit | CAN4RIER (WUPIE) | 0x96 | | | 0xFF94, 0xFF95 | CAN4 errors | I Bit | CAN4RIER (CSCIE, OVRIE) | 0x94 | | | 0xFF92, 0xFF93 | CAN4 receive | I Bit | CAN4RIER (RXFIE) | 0x92 | | | 0xFF90, 0xFF91 | CAN4 transmit | I Bit | CAN4TIER (TXEIE2-TXEIE0) | 0x90 | | | 0xFF8E, 0xFF8F | Port P | I Bit | PIEP (PIEP7-0) | 0x8E | | | 0xFF8C, 0xFF8D | PWM Emergency Shutdown | I Bit | PWMSDN (PWMIE) | 0x8C | | | 0xFF8A, 0xFF8B | VREG Low Voltage Interrupt | I Bit | CTRL0 (LVIE) | 0x8A | | | 0xFF80 to<br>0xFF89 | Reserved | | | | | #### 1.6.2 Resets Resets are a subset of the interrupts featured in Table 1-12. The different sources capable of generating a system reset are summarized in Table 1-13. **Priority** Source Vector Reset Power-on Reset 1 **CRG Module** 0xFFFE, 0xFFFF **External Reset** 1 RESET pin 0xFFFE, 0xFFFF **VREG Module** 0xFFFE, 0xFFFF Low Voltage Reset 1 2 **CRG Module** 0xFFFC, 0xFFFD **Clock Monitor Reset** 3 COP Watchdog Reset **CRG Module** 0xFFFA, 0xFFFB Table 1-13. Reset Summary #### 1.6.2.1 Effects of Reset When a reset occurs, MCU registers and control bits are changed to known start-up states. Refer to the respective module block description chapters for register reset states. Refer to the PIM block description chapter for reset configurations of all peripheral module ports. Refer to Table 1-5 for locations of the memories depending on the operating mode after reset. The RAM array is not automatically initialized out of reset. 72 Table 2-1. FTS256K2ECC Revision History | Version<br>Number | Revision<br>Date | Author | Description of Changes | | | |-------------------|------------------|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V01.03 | 04APR05 | | 1. | Reformat document. | | | V01.04 | 15SEP06 | | 1. | Add address range restriction to data compress command. | | | | | | 2. | Describe algorithm for data compress command. | | | | | | 3. | Add note about margin read during data compress command. | | | V01.05 | 05DEC06 | | 1. | Clarify in Section 2.3.2.7, Section 2.4.1.2, Section 2.4.1.4 that ACCERR, PVIOL, FAIL flags must be clear in all banked FSTAT registers before starting a command write sequence. | | ### 2.1 Introduction This document describes the FTS256K2ECC module that includes a 256 Kbyte Flash (nonvolatile) memory with built-in Error Code Correction (ECC). The Flash memory may be read as either bytes, aligned words, or misaligned words. Read access time is one bus cycle for bytes and aligned words, and two bus cycles for misaligned words. The Flash memory is ideal for program and data storage for single-supply applications allowing for field reprogramming without requiring external voltage sources for program or erase. Program and erase functions are controlled by a command driven interface. The Flash module supports both block erase and sector erase. An erased bit reads 1 and a programmed bit reads 0. The high voltage required to program and erase the Flash memory is generated internally. It is not possible to read from a Flash block while it is being erased or programmed. The ECC logic is included in the Flash module with the program and erase operations automatically generating the ECC parity bits. The ECC logic implements a modified Hamming code capable of correcting single bit faults and detecting double bit faults in each word of the Flash memory. #### **CAUTION** A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed and will result in invalid data stored. ## 2.1.1 Glossary **Banked Register** — A memory-mapped register operating on one Flash block which shares the same register address as the equivalent registers for the other Flash blocks. The active register bank is selected by the BKSEL bit in the FCNFG register. **Command Write Sequence** — A three-step MCU instruction sequence to execute built-in algorithms (including program and erase) on the Flash memory. **Common Register** — A memory-mapped register which operates on all Flash blocks. #### 2.1.2 Features - 256 Kbytes of Flash memory comprised of two 128 Kbyte blocks with each block divided into 128 sectors of 1024 bytes with every word (two bytes) accompanied by 6 ECC parity bits - Single bit fault correction per word during read operations - Automated program and erase algorithm with generation of ECC parity bits - Interrupts on Flash command completion, command buffer empty and double bit fault detection - Fast sector erase and word program operation - 2-stage command pipeline for faster multi-word program times - Sector erase abort feature for critical interrupt response - Flexible protection scheme to prevent accidental program or erase - Single power supply for all Flash operations including program and erase - Security feature to prevent unauthorized access to the Flash memory - Code integrity check using built-in data compression # 2.1.3 Modes of Operation Program, erase, erase verify, and data compress operations (please refer to Section 2.4.1 for details). # 2.1.4 Block Diagram A block diagram of the Flash module is shown in Figure 2-1. Figure 2-1. FTS256K2ECC Block Diagram # 2.2 External Signal Description The Flash module contains no signals that connect off-chip. # 2.3 Memory Map and Register Definition This subsection describes the memory map and registers for the Flash module. ## 2.3.1 Module Memory Map The Flash memory map is shown in Figure 2-2. The HCS12 architecture places the Flash memory addresses between 0x4000 and 0xFFFF which corresponds to three 16-Kbyte pages. The content of the HCS12 core PPAGE register is used to map the logical middle page ranging from address 0x8000 to 0xBFFF to any physical 16 Kbyte page in the Flash memory. By placing 0x3E or 0x3F in the HCS12 Core PPAGE register, the associated 16 Kbyte pages appear twice in the MCU memory map. The FPROT register, described in Section 2.3.2.5, "Flash Protection Register (FPROT)", can be set to globally protect a Flash block. However, three separate memory regions, one growing upward from the first address in the next-to-last page in the Flash block (called the lower region), one growing downward from the last address in the last page in the Flash block (called the higher region), and the remaining addresses in the Flash block, can be activated for protection. The Flash locations of these protectable regions are shown in Table 2-3. The higher address region of Flash block 0 is mainly targeted to hold the boot loader code because it covers the vector space. The lower address region of any Flash block can be used for EEPROM emulation in an MCU without an EEPROM module because it can remain unprotected while the remaining addresses are protected from program or erase. Security information that allows the MCU to restrict access to the Flash module is stored in the Flash configuration field found in Flash block 0, described in Table 2-2. Paged Flash Unpaged Size **Address** Description Flash Address (Bytes) (PPAGE 0x3F) 0xFF00 - 0xFF07 0xBF00 - 0xBF07 8 **Backdoor Comparison Kev** Refer to Section 2.6.1, "Unsecuring the MCU using Backdoor Key Access" 0xFF08 - 0xFF0B 0xBF08 - 0xBF0B 4 Reserved 0xFF0C 0xBF0C 1 Block 1 Flash Protection Byte Refer to Section 2.3.2.7, "Flash Status Register (FSTAT)" 0xFF0D 0xBF0D 1 Block 0 Flash Protection Byte Refer to Section 2.3.2.7, "Flash Status Register (FSTAT)" 0xFF0E 0xBF0E 1 Flash Nonvolatile Byte Refer to Section 2.3.2.9, "Flash Control Register (FCTL)" 0xFF0F 0xBF0F 1 Flash Security Byte Refer to Section 2.3.2.2, "Flash Security Register (FSEC)" **Table 2-2. Flash Configuration Field** Note: 0x30-0x3F correspond to the PPAGE register content Figure 2-2. Flash Memory Map MC9S12KT256 Data Sheet, Rev. 1.16 77 Table 2-3. Detailed Flash Memory Map | MCU Address<br>Range | PPAGE | Protectable Lower Range | Protectable Higher Range | Flash<br>Block | Block Relative<br>Address <sup>1</sup> | |----------------------|---------|-------------------------|--------------------------|----------------|----------------------------------------| | 0x4000-0x7FFF | Unpaged | 0x4000-0x43FF | N.A. | 0 | 0x018000-0x01BFFF | | | (0x3E) | 0x4000-0x47FF | | | | | | | 0x4000-0x4FFF | | | | | | | 0x4000-0x5FFF | | | | | 0x8000-0xBFFF | 0x30 | N.A. | N.A. | 1 | 0x000000-0x003FFF | | | 0x31 | N.A. | N.A. | | 0x004000-0x007FFF | | | 0x32 | N.A. | N.A. | | 0x008000-0x00BFFF | | | 0x33 | N.A. | N.A. | | 0x00C000-0x00FFFF | | | 0x34 | N.A. | N.A. | | 0x010000-0x013FFF | | | 0x35 | N.A. | N.A. | | 0x014000-0x017FFF | | | 0x36 | 0x8000-0x83FF | N.A. | | 0x018000-0x01BFFF | | | | 0x8000-0x87FF | | | | | | | 0x8000-0x8FFF | | | | | | | 0x8000-0x9FFF | | | | | | 0x37 | N.A. | 0xB800-0xBFFF | | 0x01C000-0x01FFFF | | | | | 0xB000-0xBFFF | | | | | | | 0xA000-0xBFFF | | | | | | | 0x8000-0xBFFF | | | | 0x8000–0xBFFF | 0x38 | N.A. | N.A. | 0 | 0x000000-0x003FFF | | | 0x39 | N.A. | N.A. | | 0x004000-0x007FFF | | | 0x3A | N.A. | N.A. | | 0x008000-0x00BFFF | | | 0x3B | N.A. | N.A. | | 0x00C000-0x00FFFF | | | 0x3C | N.A. | N.A. | | 0x010000-0x013FFF | | | 0x3D | N.A. | N.A. | | 0x014000-0x017FFF | | | 0x3E | 0x8000-0x83FF | N.A. | | 0x018000-0x01BFFF | | | | 0x8000-0x87FF | | | | | | | 0x8000-0x8FFF | | | | | | | 0x8000-0x9FFF | | | | | | 0x3F | N.A. | 0xB800-0xBFFF | | 0x01C000-0x01FFFF | | | | | 0xB000-0xBFFF | | | | | | | 0xA000-0xBFFF | | | | | | | 0x8000-0xBFFF | | | | 0xC000-0xFFFF | Unpaged | N.A. | 0xF800-0xFFFF | 0 | 0x01C000-0x01FFFF | | | (0x3F) | | 0xF000-0xFFFF | | | | | | | 0xE000-0xFFFF | | | | | | | 0xC000-0xFFFF | | | <sup>1</sup> Block relative address for each 128 Kbyte Flash block consists of 17 address bits. The Flash module also contains a set of 16 control and status registers located in address space module base + 0x0000 to module base + 0x000F. In order to accommodate more than one Flash block with a minimum register address space, a set of registers located from module base + 0x0004 to module base + 0x000B are repeated in all banks. The active register bank is selected by the BKSEL bits in the unbanked Flash configuration register (FCNFG). A summary of these registers is given in Table 2-4 while their accessibility in normal and special modes is detailed in Section 2.3.2, "Register Descriptions". Table 2-4. Flash Register Map | Address<br>Offset | Use | Normal Mode<br>Access | |-------------------|----------------------------------------|-----------------------| | 0x0000 | Flash Clock Divider Register (FCLKDIV) | R/W | | 0x0001 | Flash Security Register (FSEC) | R | | 0x0002 | Flash Test Mode Register (FTSTMOD) | R/W | | 0x0003 | Flash Configuration Register (FCNFG) | R/W | | 0x0004 | Flash Protection Register (FPROT) | R/W | | 0x0005 | Flash Status Register (FSTAT) | R/W | | 0x0006 | Flash Command Register (FCMD) | R/W | | 0x0007 | Flash Control Register (FCTL) | R | | 0x0008 | Flash High Address Register (FADDRHI) | R | | 0x0009 | Flash Low Address Register (FADDRLO) | R | | 0x000A | Flash High Data Register (FDATAHI) | R | | 0x000B | Flash Low Data Register (FDATALO) | R | | 0x000C | RESERVED1 <sup>1</sup> | R | | 0x000D | RESERVED2 <sup>1</sup> | R | | 0x000E | RESERVED3 <sup>1</sup> | R | | 0x000F | RESERVED4 <sup>1</sup> | R | <sup>&</sup>lt;sup>1</sup> Intended for factory test purposes only. # 2.3.2 Register Descriptions Figure 2-3. FTS256K2ECC Register Summary MC9S12KT256 Data Sheet, Rev. 1.16 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|-----|-------|-----------|-------------|---------|---|---|---|-------| | 0x000D | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESERVED2 | w[ | | | | | | | | | | 0x000E | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESERVED3 | W | | | | | | | | | | 0x000F | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESERVED4 | w | | | | | | | | | | | | | = Unimple | mented or R | eserved | | | | | Figure 2-3. FTS256K2ECC Register Summary (continued) ## 2.3.2.1 Flash Clock Divider Register (FCLKDIV) The unbanked FCLKDIV register is used to control timed events in program and erase algorithms. Module Base + 0x0000 7 0 6 5 4 3 2 1 **FDIVLD** FDIV1 PRDIV8 FDIV5 FDIV4 FDIV3 FDIV2 FDIV0 W Reset 0 0 0 0 0 0 0 0 = Unimplemented or Reserved Figure 2-4. Flash Clock Divider Register (FCLKDIV) All bits in the FCLKDIV register are readable, bits 6-0 are write once and bit 7 is not writable. **Table 2-5. FCLKDIV Field Descriptions** | Field | Description | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7<br>FDIVLD | Clock Divider Loaded. 0 Register has not been written. 1 Register has been written to since the last reset. | | | 6<br>PRDIV8 | Enable Prescalar by 8. 0 The oscillator clock is directly fed into the clock divider. 1 The oscillator clock is divided by 8 before feeding into the clock divider. | | | 5-0<br>FDIV[5:0] | Clock Divider Bits — The combination of PRDIV8 and FDIV[5:0] must divide the oscillator clock down to a frequency of 150 kHz–200 kHz. The maximum divide ratio is 512. Please refer to Section 2.4.1.1, "Writing the FCLKDIV Register" for more information. | | ## 2.3.2.2 Flash Security Register (FSEC) The unbanked FSEC register holds all bits associated with the security of the MCU and Flash module. Module Base + 0x0001 Figure 2-5. Flash Security Register (FSEC) All bits in the FSEC register are readable but are not writable. The FSEC register is loaded from the Flash Configuration Field at address \$FF0F during the reset sequence, indicated by F in Figure 2-5. If the DFDIF flag in the FSTAT register is set while reading the security field location during the reset sequence, all bits in the FSEC register will be set to leave the module in a secured state with backdoor key access disabled. **Table 2-6. FSEC Field Descriptions** | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0<br>KEYEN[1:0] | <b>Backdoor Key Security Enable Bits</b> —The KEYEN[1:0] bits define the enabling of backdoor key access to the Flash module as shown in Table 2-7. | | 5-2<br>RNV[5:2] | Reserved Nonvolatile Bits — The RNV[5:2] bits must remain in the erased 1 state for future enhancements. | | 1-0<br>SEC[1:0] | Flash Security Bits — The SEC[1:0] bits define the security state of the MCU as shown in Table 2-8. If the Flash module is unsecured using backdoor key access, the SEC bits are forced to 10. | **Table 2-7. Flash KEYEN States** | KEYEN[1:0] | Status of Backdoor Key Access | |-----------------|-------------------------------| | 00 | DISABLED | | 01 <sup>1</sup> | DISABLED | | 10 | ENABLED | | 11 | DISABLED | Preferred KEYEN state to disable Backdoor Key Access. MC9S12KT256 Data Sheet, Rev. 1.16 Table 2-8. Flash Security States | SEC[1:0] | Status of Security | |-----------------|--------------------| | 00 | SECURED | | 01 <sup>1</sup> | SECURED | | 10 | UNSECURED | | 11 | SECURED | Preferred SEC state to set MCU to secured state. The security function in the Flash module is described in Section 2.6, "Flash Module Security". ## 2.3.2.3 Flash Test Mode Register (FTSTMOD) The unbanked FTSTMOD register is used to control Flash test features. Module Base + 0x0002 Figure 2-6. Flash Test Mode Register (FTSTMOD) FDFD is readable and writable while all remaining bits read 0 and are not writable in normal mode. The WRALL bit is writable only in special mode to simplify mass erase and erase verify operations. When writing to the FTSTMOD register in special mode, all unimplemented/reserved bits must be written to 0. **Table 2-9. FTSTMOD Field Descriptions** | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>WRALL | Write to All Register Banks — If the WRALL bit is set, all banked registers sharing the same register address will be written simultaneously during a register write. 0 Write only to the bank selected via BKSEL. 1 Write to all register banks. | | 3<br>FDFD | Force Double Fault Detect — The FDFD bit allows the user to simulate a double bit fault during Flash array read operations and check the associated interrupt routine. The FDFD bit is cleared by writing a 0 to FDFD. O Flash array read operations will set the DFDIF flag in the FSTAT register only if a double bit fault is detected. Any Flash array read operation will force the DFDIF flag in the FSTAT register to be set and an interrupt will be generated as long as the DFDIE interrupt enable in the FCNFG register is set. | # 2.3.2.4 Flash Configuration Register (FCNFG) The unbanked FCNFG register enables the Flash interrupts and gates the security backdoor writes. 83 Module Base + 0x0003 Figure 2-7. Flash Configuration Register (FCNFG) CBEIE, CCIE, KEYACC, DFDIE and BKSEL bits are readable and writable while all remaining bits read 0 and are not writable. KEYACC is only writable if KEYEN (see Section 2.3.2.2) is set to the enabled state. | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CBEIE | Command Buffer Empty Interrupt Enable — The CBEIE bit enables an interrupt in case of an empty command buffer in the Flash module. O Command buffer empty interrupt disabled. An interrupt will be requested whenever the CBEIF flag (see Section 2.3.2.7, "Flash Status Register (FSTAT)") is set. | | 6<br>CCIE | Command Complete Interrupt Enable — The CCIE bit enables an interrupt in case all commands have been completed in the Flash module. O Command complete interrupt disabled. An interrupt will be requested whenever the CCIF flag (see Section 2.3.2.7, "Flash Status Register (FSTAT)") is set. | | 5<br>KEYACC | <ul> <li>Enable Security Key Writing</li> <li>Flash writes are interpreted as the start of a command write sequence.</li> <li>Writes to Flash array are interpreted as keys to open the backdoor. Reads of the Flash array return invalid data.</li> </ul> | | 3<br>DFDIE | Double Fault Detect Interrupt Enable — The DFDIE bit enables an interrupt in case a double bit fault is detected during a Flash block operation. O Double bit fault detect interrupt disabled. | **Table 2-10. FCNFG Field Descriptions** #### 2.3.2.5 Flash Protection Register (FPROT) (FSTAT)"). The banked FPROT register defines which Flash sectors are protected against program or erase operations. An interrupt will be requested whenever the DFDIF flag is set (see Section 2.3.2.7, "Flash Status Register All bits in the FPROT register are readable and writable with restrictions except for RNV[6] which is only readable (see Section 2.3.2.6, "Flash Protection Restrictions"). During reset, the banked FPROT registers are loaded from the Flash Configuration Field at the address shown in Table 2-11. To change the Flash protection that will be loaded during the reset sequence, the upper sector of the Flash memory must be unprotected, then the Flash Protect/Security byte located as described in Table 2-2 must be reprogrammed. If the DFDIF flag in the FSTAT register is set while reading the protection field location during the reset sequence, the FPOPEN bit will be cleared and remaining bits in the FPROT register will be set to leave the Flash block fully protected. Table 2-11. Reset Loading of FPROT | Flash Address | Protection Byte for | |---------------|---------------------| | 0xFF0D | Flash Block 0 | | 0xFF0C | Flash Block 1 | Trying to alter data in any of the protected areas in the Flash block will result in a protection violation error and the PVIOL flag will be set in the FSTAT register. A mass erase of the Flash block is not possible if any of the contained Flash sectors are protected. **Table 2-12. FPROT Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FPOPEN | <ul> <li>Protection Function Bit — The FPOPEN bit determines the protection function for program or erase as shown in Table 2-13.</li> <li>0 FPHDIS and FPLDIS bits define unprotected address ranges as specified by the corresponding FPHS[1:0] and FPLS[1:0] bits. For an MCU without an EEPROM module, the FPOPEN clear state allows the main part of the Flash block to be protected while a small address range can remain unprotected for EEPROM emulation.</li> <li>1 FPHDIS and FPLDIS bits enable protection for the address range specified by the corresponding FPHS[1:0] and FPLS[1:0] bits.</li> </ul> | | 6<br>RNV[6] | Reserved Nonvolatile Bit — The RNV[6] bit must remain in the erased state 1 for future enhancements. | | 5<br>FPHDIS | Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a protected/unprotected area in the higher address space of the Flash block. O Protection/Unprotection enabled 1 Protection/Unprotection disabled | | 4:3<br>FPHS[1:0] | Flash Protection Higher Address Size — The FPHS[1:0] bits determine the size of the protected/unprotected area as shown in Table 2-14. The FPHS[1:0] bits can only be written to while the FPHDIS bit is set. | | 2<br>FPLDIS | Flash Protection Lower address range Disable — The FPLDIS bit determines whether there is a protected/unprotected area in the lower address space of the Flash block. O Protection/Unprotection enabled 1 Protection/Unprotection disabled | | 1:0<br>FPLS[1:0] | Flash Protection Lower Address Size — The FPLS[1:0] bits determine the size of the protected/unprotected area as shown in Table 2-15. The FPLS[1:0] bits can only be written to while the FPLDIS bit is set. | **Table 2-13. Flash Protection Function** | FPOPEN | FPHDIS | FPLDIS Function <sup>1</sup> | | |--------|--------------------------------------------------------------------|------------------------------|---------------------------------| | 1 | 1 | 1 | No Protection | | 1 | 1 | 0 | Protected Low Range | | 1 0 | | 1 | Protected High Range | | 1 | 0 1 1 Full Block Prote 0 1 0 Unprotected Loc 0 0 1 Unprotected Hig | | Protected High and Low Ranges | | 0 | | | Full Block Protected | | 0 | | | Unprotected Low Range | | 0 | | | Unprotected High Range | | 0 | | | Unprotected High and Low Ranges | <sup>&</sup>lt;sup>1</sup> For range sizes, refer to Table 2-14 and Table 2-15. Table 2-14. Flash Protection Higher Address Range | FPHS[1:0] | Unpaged<br>Address Range | Paged<br>Address Range | Protected Size | | |-----------|--------------------------|------------------------------|----------------|--| | 00 | 0xF800-0xFFFF | 0x0037/0x003F: 0xC800-0xCFFF | 2 Kbytes | | | 01 | 0xF000-0xFFFF | 0x0037/0x003F: 0xC000-0xCFFF | 4 Kbytes | | | 10 | 0xE000-0xFFFF | 0x0037/0x003F: 0xB000-0xCFFF | 8 Kbytes | | | 11 | 0xC000-0xFFFF | 0x0037/0x003F: 0x8000-0xCFFF | 16 Kbytes | | Table 2-15. Flash Protection Lower Address Range | FPLS[1:0] | Unpaged<br>Address Range | | | |------------------|--------------------------|------------------------------|----------| | 00 | 0x4000-0x43FF | 0x0036/0x003E: 0x8000-0x83FF | 1 Kbyte | | 01 | 0x4000-0x47FF | 0x0036/0x003E: 0x8000-0x87FF | 2 Kbytes | | 10 | 0x4000-0x4FFF | 0x0036/0x003E: 0x8000-0x8FFF | 4 Kbytes | | 11 0x4000–0x5FFF | | 0x0036/0x003E: 0x8000-0x9FFF | 8 Kbytes | All possible Flash protection scenarios are illustrated in Figure 2-8. Although the protection scheme is loaded from the Flash array after reset, it can be changed by the user. This protection scheme can be used by applications requiring re-programming in single-chip mode while providing as much protection as possible if re-programming is not required. Figure 2-8. Flash Protection Scenarios #### 2.3.2.6 Flash Protection Restrictions The general guideline is that Flash protection can only be added and not removed. Table 2-16 specifies all valid transitions between Flash protection scenarios. Any attempt to write an invalid scenario to the FPROT register will be ignored and the FPROT register will remain unchanged. The contents of the FPROT register reflect the active protection scenario. See the FPHS and FPLS descriptions for additional restrictions. | From | | | То | Protection | n Scena | rio <sup>1</sup> | | | |---------------------|---|---|----|------------|---------|------------------|---|---| | Protection Scenario | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | Х | Х | Х | Х | | | | | | 1 | | Х | | Х | | | | | | 2 | | | Х | Х | | | | | | 3 | | | | Х | | | | | | 4 | | | | Х | Х | | | | | 5 | | | Х | Х | Х | Х | | | | 6 | | Х | | Х | Х | | Х | | | 7 | Х | Х | Х | Х | Х | Х | Х | Х | **Table 2-16. Flash Protection Scenario Transitions** ## 2.3.2.7 Flash Status Register (FSTAT) The banked FSTAT register defines the operational status of the module. Figure 2-9. Flash Status Register (FSTAT - Normal Mode) #### Module Base + 0x0005 Figure 2-10. Flash Status Register (FSTAT - Special Mode) Allowed transitions marked with X. CBEIF, PVIOL, ACCERR and DFDIF are readable and writable, CCIF and BLANK are readable and not writable, remaining bits read 0 and are not writable in normal mode. FAIL is readable and writable in special mode. FAIL must be clear when starting a command write sequence. **Table 2-17. FSTAT Field Descriptions** | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CBEIF | Command Buffer Empty Interrupt Flag — The CBEIF flag indicates that the address, data and command buffers are empty so that a new command write sequence can be started. The CBEIF flag is cleared by writing a 1 to CBEIF. Writing a 0 to the CBEIF flag has no effect on CBEIF. Writing a 0 to CBEIF after writing an aligned word to the Flash address space but before CBEIF is cleared will abort a command write sequence and cause the ACCERR flag to be set. Writing a 0 to CBEIF outside of a command write sequence will not set the ACCERR flag. The CBEIF flag is used together with the CBEIE bit in the FCNFG register to generate an interrupt request (see Figure 2-31). O Buffers are full. Buffers are ready to accept a new command. | | 6<br>CCIF | Command Complete Interrupt Flag — The CCIF flag indicates that there are no more commands pending. The CCIF flag is cleared when CBEIF is clear and sets automatically upon completion of all active and pending commands. The CCIF flag does not set when an active commands completes and a pending command is fetched from the command buffer. Writing to the CCIF flag has no effect on CCIF. The CCIF flag is used together with the CCIE bit in the FCNFG register to generate an interrupt request (see Figure 2-31). O Command in progress. 1 All commands are completed. | | 5<br>PVIOL | Protection Violation Flag — The PVIOL flag indicates an attempt was made to program or erase an address in a protected area of the Flash block during a command write sequence. The PVIOL flag is cleared by writing a 1 to PVIOL. Writing a 0 to the PVIOL flag has no effect on PVIOL. While PVIOL is set, it is not possible to launch a command or start a command write sequence. 0 No failure. 1 A protection violation has occurred. | | 4<br>ACCERR | Access Error Flag — The ACCERR flag indicates an illegal access to the Flash array caused by either a violation of the command write sequence, issuing an illegal command (illegal combination of the CMDBx bits in the FCMD register), launching the sector erase abort command terminating a sector erase operation early, detection of a double fault or the execution of a CPU STOP instruction while a command is executing (CCIF = 0). The ACCERR flag is cleared by writing a 1 to ACCERR. Writing a 0 to the ACCERR flag has no effect on ACCERR. While ACCERR is set, it is not possible to launch a command or start a command write sequence. If ACCERR is set by the detection of a double fault, an erase verify operation or a data compress operation, any buffered command will not launch. O No access error detected. 1 Access error has occurred. | **Table 2-17. FSTAT Field Descriptions** | Field | Description | | | | | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 3<br>DFDIF | <ul> <li>Double Fault Detect Interrupt Flag — The DFDIF flag indicates that one of the following Flash block operations has detected a double bit fault in the stored parity and data bits.</li> <li>Array Read.</li> <li>Erase Verify.</li> <li>Data Compress.</li> <li>Reset Sequence (reads of the protection and security fields stored in the Flash memory).</li> <li>When the DFDIF flag is set during a Flash array read operation, the data read from the Flash module are the data bits read out of the Flash array without correction and should be considered invalid. When the DFDIF flag is set during a Flash array read, erase verify, data compress or reset sequence operation, the Flash block address containing the parity and data bits that caused the DFDIF flag to set will be stored in the FADDR register and the parity bits will be stored in the FDATA register. The DFDIF flag is cleared by writing a 1 to the ACCERR bit which is set when the DFDIF flag is set. Writing a 0 to the DFDIF flag has no effect on DFDIF. The DFDIF flag is used together with the DFDIE enable bit to generate an interrupt request (see Figure 2-31). While DFDIF is set, Flash array read operations are allowed. If DFDIF is not cleared and another double bit fault is detected, the FADDR and FDATA registers will maintain the contents from the fault that caused the DFDIF bit to set.</li> <li>No double bit fault detected.</li> <li>Double bit fault detected.</li> </ul> | | | | | | 2<br>BLANK | Erase Verify Operation Status Flag — When the CCIF flag is set after completion of an erase verify command, the BLANK flag indicates the result of the erase verify operation. The BLANK flag is cleared by the Flash module when CBEIF is cleared as part of a new valid command write sequence. Writing to the BLANK flag has no effect on BLANK. O Flash block verified as not erased. Tlash block verified as erased. | | | | | | 1<br>FAIL | Flag Indicating a Failed Flash Operation — The FAIL flag will set if the erase verify operation fails (selected Flash block verified as not erased). The FAIL flag will also set if a double bit fault is detected during an array read, erase verify, or data compress operation. The FAIL flag is cleared by writing a 1 to FAIL. Writing a 0 to the FAIL flag has no effect on FAIL. While FAIL is set, it is not possible to launch a command. O Flash operation completed without error. Flash operation failed. | | | | | # 2.3.2.8 Flash Command Register (FCMD) The banked FCMD register is the Flash command register. Figure 2-11. Flash Command Register (FCMD - NVM User Mode) All CMDB bits are readable and writable during a command write sequence while bit 7 reads 0 and is not writable. **Table 2-18. FCMD Field Descriptions** | Field | Description | | |-----------|----------------------------------------------------------------------------------------------------|---| | 6-0 | Flash Command — Valid Flash commands are shown in Table 2-19. Writing any command other than those | 1 | | CMDB[6:0] | listed in Table 2-19 sets the ACCERR flag in the FSTAT register. | | **Table 2-19. Valid Flash Command List** | CMDB[6:0] | NVM Command | |-----------|--------------------| | 0x05 | Erase Verify | | 0x06 | Data Compress | | 0x20 | Word Program | | 0x40 | Sector Erase | | 0x41 | Mass Erase | | 0x47 | Sector Erase Abort | ## 2.3.2.9 Flash Control Register (FCTL) The banked FCTL register is the Flash control register. Module Base + 0x0007 Figure 2-12. Flash Control Register (FCTL) All bits in the FCTL register are readable but are not writable. The FCTL register is loaded from the Flash Configuration Field byte at \$FF0E during the reset sequence, indicated by F in Figure 2-12. **Table 2-20. FCTL Field Descriptions** | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------| | | <b>Nonvolatile Bits</b> — The NV[7:0] bits are available as nonvolatile bits. Refer to the Device User Guide for proper use of the NV bits. | # 2.3.2.10 Flash Address Registers (FADDR) The banked FADDRHI and FADDRLO registers are the Flash address registers. Freescale Semiconductor 91 MC9S12KT256 Data Sheet, Rev. 1.16 Figure 2-13. Flash Address High Register (FADDRHI) Figure 2-14. Flash Address Low Register (FADDRLO) All FADDRHI and FADDRLO bits are readable but are not writable. After an array write as part of a command write sequence, the FADDR registers will contain the mapped MCU address written. If a double bit fault is detected, as indicated by the setting of the DFDIF bit in the FSTAT register, the faulty Flash block address is stored in the FADDR registers as a word address. The faulty Flash block address remains readable until the start of the next command write sequence. The mapping of the FADDR registers to the MCU address is shown in Figure 2-15 and Figure 2-16. Figure 2-15. FADDR to MCU Address Mapping (Paged) Figure 2-16. FADDR to MCU Address Mapping (Unpaged) ## 2.3.2.11 Flash Data Registers (FDATA) The banked FDATAHI and FDATALO registers are the Flash data registers. Figure 2-17. Flash Data High Register (FDATAHI) Figure 2-18. Flash Data Low Register (FDATALO) All FDATAHI and FDATALO bits are readable but are not writable. After an array write as part of a command write sequence, the FDATA registers will contain the data written. At the completion of a data compress operation, the resulting 16-bit signature is stored in the FDATA registers. The data compression signature is readable in the FDATA registers until a new command write sequence is started or a double bit fault is detected in a Flash array read operation. If a double bit fault is detected during a Flash array read, erase verify or data compress operation, the parity bits stored in the Flash array at the failed location will Freescale Semiconductor 93 be stored in the lower six bits of FDATALO. The faulty parity bits remain readable until the start of the next command write sequence. #### 2.3.2.12 RESERVED1 This register is reserved for factory testing and is not accessible. Module Base + 0x000C Figure 2-19. RESERVED1 All bits read 0 and are not writable. #### 2.3.2.13 **RESERVED2** This register is reserved for factory testing and is not accessible. Module Base + 0x000D Figure 2-20. RESERVED2 All bits read 0 and are not writable. #### 2.3.2.14 RESERVED3 This register is reserved for factory testing and is not accessible. Module Base + 0x000E Figure 2-21. RESERVED3 MC9S12KT256 Data Sheet, Rev. 1.16 All bits read 0 and are not writable. #### 2.3.2.15 RESERVED4 This register is reserved for factory testing and is not accessible. Module Base + 0x000F Figure 2-22. RESERVED4 All bits read 0 and are not writable. # 2.4 Functional Description ## 2.4.1 Flash Command Operations Write and read operations are both used for the program, erase, erase verify, and data compress algorithms described in this subsection. The program and erase algorithms are time controlled by a state machine whose timebase, FCLK, is derived from the oscillator clock via a programmable divider. The command register as well as the associated address and data registers operate as a buffer and a register (2-stage FIFO) so that a second command along with the necessary data and address can be stored to the buffer while the first command remains in progress. This pipelined operation allows a time optimization when programming more than one word on a specific row in the Flash block as the high voltage generation can be kept active in between two programming commands. The pipelined operation also allows a simplification of command launching. Buffer empty as well as command completion are signalled by flags in the Flash status register with interrupts generated, if enabled. The next paragraphs describe: - 1. How to write the FCLKDIV register. - 2. Command write sequences used to program, erase, and verify the Flash memory. - 3. Valid Flash commands. - 4. Effects resulting from illegal Flash command write sequences or aborting Flash operations. # 2.4.1.1 Writing the FCLKDIV Register Prior to issuing any program, erase, erase verify, or data compress command, it is first necessary to write the FCLKDIV register to divide the oscillator clock down to within the 150 kHz to 200 kHz range. Because the program and erase timings are also a function of the bus clock, the FCLKDIV determination must take this information into account. If we define: - FCLK as the clock of the Flash timing control block, - Tbus as the period of the bus clock, and - INT(x) as taking the integer part of x (e.g. INT(4.323)=4). Then, FCLKDIV register bits PRDIV8 and FDIV[5:0] are to be set as described in Figure 2-23. For example, if the oscillator clock frequency is 950 kHz and the bus clock frequency is 10 MHz, FCLKDIV bits FDIV[5:0] must be set to 4 (000100) and bit PRDIV8 set to 0. The resulting FCLK frequency is then 190 kHz. As a result, the Flash program and erase algorithm timings are increased over the optimum target by: $$(200 - 190)/200 \times 100 = 5\%$$ #### **CAUTION** Program and erase command execution time will increase proportionally with the period of FCLK. Because of the impact of clock synchronization on the accuracy of the functional timings, programming or erasing the Flash memory cannot be performed if the bus clock runs at less than 1 MHz. Programming or erasing the Flash memory with FCLK < 150 kHz must be avoided. Setting FCLKDIV to a value such that FCLK < 150 kHz can destroy the Flash memory due to overstress. Setting FCLKDIV to a value such that (1/FCLK + Tbus) < 5 $\mu$ s can result in incomplete programming or erasure of the Flash memory cells. If the FCLKDIV register is written, the FDIVLD bit is set automatically. If the FDIVLD bit is 0, the FCLKDIV register has not been written since the last reset. Flash commands will not be executed if the FCLKDIV register has not been written to. Figure 2-23. Determination Procedure for PRDIV8 and FDIV Bits MC9S12KT256 Data Sheet, Rev. 1.16 ## 2.4.1.2 Command Write Sequence The Flash command controller is used to supervise the command write sequence to execute program, erase, erase verify, and data compress algorithms. Before starting a command write sequence, the ACCERR, PVIOL, and FAIL flags must be clear in the FSTAT register (see Section 2.3.2.7, "Flash Status Register (FSTAT)") and the CBEIF flag must be tested to determine the state of the address, data, and command buffers. If the CBEIF flag is set, indicating the buffers are empty, a new command write sequence can be started. If the CBEIF flag is clear, indicating the buffers are not available, a new command write sequence will overwrite the contents of the address, data, and command buffers. A command write sequence consists of three steps which must be strictly adhered to with writes to the Flash module not permitted between the steps. However, Flash register and array reads are allowed during a command write sequence. A command write sequence consists of the following steps: - 1. Write an aligned data word to a valid Flash array address. The address and data will be stored in the address and data buffers, respectively. If the CBEIF flag is clear when the Flash array write occurs, the contents of the address and data buffers will be overwritten and the CBEIF flag will be set. - 2. Write a valid command to the FCMD register. - a) For the erase verify command (see Section 2.4.1.3.1, "Erase Verify Command"), the contents of the data buffer are ignored and all address bits in the address buffer are ignored. - b) For the data compress command (see Section 2.4.1.3.2, "Data Compress Command"), the contents of the data buffer represents the number of consecutive words to read for data compression and the contents of the address buffer represents the starting address. - c) For the program command (see Section 2.4.1.3.3, "Program Command"), the contents of the data buffer will be programmed to the address specified in the address buffer with all address bits valid. - d) For the sector erase command (see Section 2.4.1.3.4, "Sector Erase Command"), the contents of the data buffer are ignored and address bits [9:0] contained in the address buffer are ignored. - e) For the mass erase command (see Section 2.4.1.3.5, "Mass Erase Command"), the contents of the data buffer and address buffer are ignored. - f) For the sector erase abort command (see Section 2.4.1.3.6, "Sector Erase Abort Command"), the contents of the data buffer and address buffer are ignored. - 3. Clear the CBEIF flag by writing a 1 to CBEIF to launch the command. When the CBEIF flag is cleared, the CCIF flag is cleared on the same bus cycle by internal hardware indicating that the command was successfully launched. For all command write sequences except data compress and sector erase abort, the CBEIF flag will set four bus cycles after the CCIF flag is cleared indicating that the address, data, and command buffers are ready for a new command write sequence to begin. For data compress and sector erase abort operations, the CBEIF flag will remain clear until the operation completes. A command write sequence can be aborted prior to clearing the CBEIF flag by writing a 0 to the CBEIF flag and will result in the ACCERR flag being set. Except for the sector erase abort command, a buffered command will wait for the active operation to be completed before being launched. The sector erase abort command is launched when the CBEIF flag is cleared as part of a sector erase abort command write sequence. After a command is launched, the completion of the command operation is indicated by the setting of the CCIF flag. The CCIF flag only sets when all active and buffered commands have been completed. #### 2.4.1.3 Valid Flash Commands Table 2-21 summarizes the valid Flash commands along with the effects of the commands on the Flash block. NVM **FCMDB Function on Flash Memory** Command 0x05 Erase Verify all memory bytes in the Flash block are erased. If the Flash block is erased, the BLANK Verify flag in the FSTAT register will set upon command completion. 0x06 Data Compress data from a selected portion of the Flash block. The resulting signature is stored in Compress the FDATA register. 0x20 Program Program a word (two bytes) in the Flash block. 0x40 Sector Erase all memory bytes in a sector of the Flash block. Erase 0x41 Mass Erase all memory bytes in the Flash block. A mass erase of the full Flash block is only possible Erase when FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register are set prior to launching the command. 0x47 Sector Abort the sector erase operation. The sector erase operation will terminate according to a set Erase procedure. The Flash sector must not be considered erased if the ACCERR flag is set upon Abort command completion. Table 2-21. Valid Flash Command Description #### CAUTION A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed and will result in invalid data stored. #### 2.4.1.3.1 Erase Verify Command The erase verify operation is used to confirm that a Flash block is erased. After launching the erase verify command, the CCIF flag in the FSTAT register will set after the operation has completed unless a second command has been buffered. The number of bus cycles required to execute the erase verify operation is equal to the number of addresses in the Flash block plus 12 bus cycles as measured from the time the CBEIF flag is cleared until the CCIF flag is set. The result of the erase verify operation is reflected in the state of the BLANK flag in the FSTAT register. If the BLANK flag is set in the FSTAT register, the Flash memory is erased. If the ECC logic detects a double bit fault during the erase verify operation, the operation will terminate immediately and set the DFDIF and ACCERR flags in the FSTAT register. The faulty address will be stored in the FADDR registers and the ECC parity bits read at the faulty address will be stored in the FDATALO register. The CCIF flag will set after the DFDIF flag is set and the faulty information is stored in the FADDR and FDATALO registers. Figure 2-24. Example Erase Verify Command Flow #### 2.4.1.3.2 Data Compress Command The data compress command is used to check Flash code integrity by compressing data from a selected portion of the Flash block into a signature analyzer. The starting address for the data compress operation is defined by the address written during the command write sequence. The number of consecutive word addresses compressed is defined by the data written during the command write sequence. The number of words that can be compressed in a single data compress operation ranges from 1 to 16,384. After launching the data compress command, the CCIF flag in the FSTAT register will set after the data compress operation has completed. The number of bus cycles required to execute the data compress operation is equal to two times the number of addresses read plus 20 bus cycles as measured from the time the CBEIF flag is cleared until the CCIF flag is set. After the CCIF flag is set, the signature generated by the data compress operation is available in the FDATA register. The signature in the FDATA register can be compared to the expected signature to determine the integrity of the selected data stored in the Flash block. If the last address of the Flash block is reached during the data compress operation, data compression will continue with the starting address of the Flash block. #### NOTE Since the FDATA register (or data buffer) is written to as part of the data compress operation, a command write sequence is not allowed to be buffered behind a data compress command write sequence. The CBEIF flag will not set after launching the data compress command to indicate that a command must not be buffered behind it. If an attempt is made to start a new command write sequence with a data compress operation active, the ACCERR flag in the FSTAT register will be set. A new command write sequence must only be started after reading the signature stored in the FDATA register. A Flash array read that generates a double bit fault will overwrite the contents of the FDATA register. In order to take corrective action, it is recommended that the data compress command be executed on a Flash sector or subset of a Flash sector. If the data compress operation on a Flash sector returns an invalid signature, the Flash sector should be erased using the sector erase command and then reprogrammed using the program command. #### **NOTE** During the data compress operation, the Flash array is read with a sense-amp margin setting that is different from the normal array read setting. Therefore, if the data compress operation returns an invalid signature, the section of the Flash array compressed may still be functional. The failing section of the Flash array could be validated using normal array read operations. The data compress command can be used to verify that a sector or sequential set of sectors are erased. If the ECC logic detects a double bit fault during the data compress operation, the operation will terminate immediately and set the DFDIF and ACCERR flags in the FSTAT register. The faulty address will be stored in the FADDR registers and the ECC parity bits read at the faulty address will be stored in the FDATALO register. The CCIF flag will set after the DFDIF flag is set and the faulty information is stored in the FADDR and FDATALO registers. MC9S12KT256 Data Sheet, Rev. 1.16 Figure 2-25. Example Data Compress Command Flow MC9S12KT256 Data Sheet, Rev. 1.16 #### **Data Compress Operation** The Flash module contains a 16-bit multiple-input signature register (MISR) to generate a 16-bit signature based on selected Flash array data. The final signature, which is stored in the associated banked FDATA register, is based on the following logic equation which is executed on every data compression cycle during the operation: $$MISR[15:0] = \{MISR[14:0], ^MISR[15,4,2,1]\} ^ DATA[15:0]$$ Eqn. 2-1 where MISR is the content of the internal signature register associated with each Flash block and DATA is the data to be compressed as shown in Figure 2-26. Figure 2-26. 16-Bit MISR Diagram During the data compress operation, the following steps are executed: - 1. MISR is reset to 0xFFFF. - 2. DATA from the selected Flash array data range is read and compressed into the MISR with address incrementing. - 3. DATA from the selected Flash array data range is read and compressed into the MISR with address decrementing. - 4. The contents of the MISR are written to the associated banked FDATA register. #### 2.4.1.3.3 Program Command The program command is used to program a previously erased word in the Flash memory using an embedded algorithm. If the word to be programmed is in a protected area of the Flash block, the PVIOL flag in the FSTAT register will set and the program command will not launch. After the program command has successfully launched, the CCIF flag in the FSTAT register will set after the program operation has completed unless a second command has been buffered. A summary of the launching of a program operation is shown in Figure 2-27. Figure 2-27. Example Program Command Flow #### 2.4.1.3.4 Sector Erase Command The sector erase command is used to erase the addressed sector in the Flash memory using an embedded algorithm. If the Flash sector to be erased is in a protected area of the Flash block, the PVIOL flag in the FSTAT register will set and the sector erase command will not launch. After the sector erase command has successfully launched, the CCIF flag in the FSTAT register will set after the sector erase operation has completed unless a second command has been buffered. Figure 2-28. Example Sector Erase Command Flow #### 2.4.1.3.5 Mass Erase Command The mass erase command is used to erase a Flash memory block using an embedded algorithm. If the Flash block to be erased contains any protected area, the PVIOL flag in the FSTAT register will set and the mass erase command will not launch. After the mass erase command has successfully launched, the CCIF flag in the FSTAT register will set after the mass erase operation has completed unless a second command has been buffered. Figure 2-29. Example Mass Erase Command Flow #### 2.4.1.3.6 Sector Erase Abort Command The sector erase abort command is used to terminate the sector erase operation so that other sectors in the Flash block are available for read and program operations without waiting for the sector erase operation to complete. If the sector erase abort command is launched resulting in the early termination of an active sector erase operation, the ACCERR flag will set after the operation completes as indicated by the CCIF flag being set. The ACCERR flag sets to inform the user that the sector may not be fully erased and a new sector erase command must be launched before programming any location in that specific sector. If the sector erase abort command is launched but the active sector erase operation completes normally, the ACCERR flag will not set upon completion of the operation as indicated by the CCIF flag being set. Therefore, if the ACCERR flag is not set after the sector erase abort command has completed, the sector being erased when the abort command was launched is fully erased. The maximum number of cycles required to abort a sector erase operation is equal to four FCLK periods (see Section 2.4.1.1, "Writing the FCLKDIV Register") plus five bus cycles as measured from the time the CBEIF flag is cleared until the CCIF flag is set. #### NOTE Since the ACCERR bit in the FSTAT register may be set at the completion of the sector erase abort operation, a command write sequence is not allowed to be buffered behind a sector erase abort command write sequence. The CBEIF flag will not set after launching the sector erase abort command to indicate that a command must not be buffered behind it. If an attempt is made to start a new command write sequence with a sector erase abort operation active, the ACCERR flag in the FSTAT register will be set. A new command write sequence may be started after clearing the ACCERR flag, if set. #### NOTE The sector erase abort command must be used sparingly because a sector erase operation that is aborted counts as a complete program/erase cycle. Figure 2-30. Example Sector Erase Abort Command Flow 109 #### 2.4.1.4 Illegal Flash Operations The ACCERR flag will be set during the command write sequence if any of the following illegal steps are performed, causing the command write sequence to immediately abort: - 1. Writing to a Flash address before initializing the FCLKDIV register. - 2. Writing to a Flash address in the range 0x8000–0xBFFF when the PPAGE register does not select a 16 Kbyte page in the Flash block selected by the BKSEL bit in the FCNFG register. - 3. Writing to a Flash address in the range 0x4000–0x7FFF or 0xC000–0xFFFF with the BKSEL bit in the FCNFG register not selecting Flash block 0. - 4. Writing a byte or misaligned word to a valid Flash address. - 5. Starting a command write sequence while a data compress operation is active. - 6. Starting a command write sequence while a sector erase abort operation is active. - 7. Writing a second word to a Flash address in the same command write sequence. - 8. Writing to any Flash register other than FCMD after writing a word to a Flash address. - 9. Writing a second command to the FCMD register in the same command write sequence. - 10. Writing an invalid command to the FCMD register. - 11. When security is enabled, writing a command other than mass erase to the FCMD register when the write originates from a non-secure memory location or from the Background Debug Mode. - 12. Writing to any Flash register other than FSTAT (to clear CBEIF) after writing to the FCMD register. - 13. Writing a 0 to the CBEIF flag in the FSTAT register to abort a command write sequence. The ACCERR flag will not be set if any Flash register is read during a valid command write sequence. The ACCERR flag will also be set if any of the following events occur: - 1. Launching the sector erase abort command while a sector erase operation is active which results in the early termination of the sector erase operation (see Section 2.4.1.3.6, "Sector Erase Abort Command") - 2. A double bit fault is detected in any of the following Flash operations: - a) Array read - b) Erase Verify - c) Data Compress - d) Reset Sequence Array Read (Configuration Field) - 3. The MCU enters stop mode and a program or erase operation is in progress. The operation is aborted immediately and any pending command is purged (see Section 2.5.2, "Stop Mode"). If the Flash memory is read during execution of an algorithm (i.e., CCIF flag in the FSTAT register is low), the read operation will return invalid data and the ACCERR flag will not be set. If the ACCERR flag is set in the FSTAT register, the user must clear the ACCERR flag before starting another command write sequence (see Section 2.3.2.7, "Flash Status Register (FSTAT)"). The PVIOL flag will be set after the command is written to the FCMD register during a command write sequence if any of the following illegal operations are attempted, causing the command write sequence to immediately abort: - 1. Writing the program command if the address written in the command write sequence was in a protected area of the Flash memory. - 2. Writing the sector erase command if the address written in the command write sequence was in a protected area of the Flash memory. - 3. Writing the mass erase command while any Flash protection is enabled. If the PVIOL flag is set in the FSTAT register, the user must clear the PVIOL flag before starting another command write sequence (see Section 2.3.2.7, "Flash Status Register (FSTAT)"). ### 2.5 Operating Modes #### 2.5.1 Wait Mode If a command is active (CCIF = 0) when the MCU enters wait mode, the active command and any buffered command will be completed. The Flash module can recover the MCU from wait mode if the CBEIF and CCIF interrupts are enabled (Section 2.8, "Interrupts"). ### 2.5.2 Stop Mode If a command is active (CCIF = 0) when the MCU enters stop mode, the operation will be aborted and, if the operation is program or erase, the Flash array data being programmed or erased may be corrupted and the CCIF and ACCERR flags will be set. If active, the high voltage circuitry to the Flash memory will immediately be switched off when entering stop mode. Upon exit from stop mode, the CBEIF flag is set and any buffered command will not be launched. The ACCERR flag must be cleared before starting a command write sequence (see Section 2.4.1.2, "Command Write Sequence"). #### **NOTE** As active commands are immediately aborted when the MCU enters stop mode, it is strongly recommended that the user does not use the STOP instruction during program or erase operations. ### 2.5.3 Background Debug Mode In background debug mode (BDM), the FPROT register is writable. If the MCU is unsecured, then all Flash commands listed in Table 2-21 can be executed. ### 2.6 Flash Module Security The Flash module provides the necessary security information to the MCU. After each reset, the Flash module determines the security state of the MCU as defined in Section 2.3.2.2, "Flash Security Register (FSEC)". The contents of the Flash security byte at 0xFF0F in the Flash configuration field must be changed directly by programming 0xFF0F when the MCU is unsecured and the higher address sector is unprotected. If the Flash security byte remains in a secured state, any reset will cause the MCU to initialize to a secure operating mode. ### 2.6.1 Unsecuring the MCU using Backdoor Key Access The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (four 16-bit words programmed at addresses 0xFF00–0xFF07). If the KEYEN[1:0] bits are in the enabled state (see Section 2.3.2.2, "Flash Security Register (FSEC)") and the KEYACC bit is set, a write to a backdoor key address in the Flash memory triggers a comparison between the written data and the backdoor key data stored in the Flash memory. If all four words of data are written to the correct addresses in the correct order and the data matches the backdoor keys stored in the Flash memory, the MCU will be unsecured. The data must be written to the backdoor keys sequentially starting with 0xFF00–0xFF01 and ending with 0xFF06–0xFF07. 0x0000 and 0xFFFF are not permitted as backdoor keys. While the KEYACC bit is set, reads of the Flash memory will return invalid data. The user code stored in the Flash memory must have a method of receiving the backdoor key from an external stimulus. This external stimulus would typically be through one of the on-chip serial ports. If the KEYEN[1:0] bits are in the enabled state (see Section 2.3.2.2, "Flash Security Register (FSEC)"), the MCU can be unsecured by the backdoor access sequence described below: - 1. Set the KEYACC bit in the Flash configuration register (FCNFG). - 2. Write the correct four 16-bit words to Flash addresses 0xFF00–0xFF07 sequentially starting with 0xFF00. - 3. Clear the KEYACC bit. - 4. If all four 16-bit words match the backdoor keys stored in Flash addresses 0xFF00–0xFF07, the MCU is unsecured and the SEC[1:0] bits in the FSEC register are forced to the unsecure state of 1:0. The backdoor key access sequence is monitored by an internal security state machine. An illegal operation during the backdoor key access sequence will cause the security state machine to lock, leaving the MCU in the secured state. A reset of the MCU will cause the security state machine to exit the lock state and allow a new backdoor key access sequence to be attempted. The following operations during the backdoor key access sequence will lock the security state machine: - 1. If any of the four 16-bit words does not match the backdoor keys programmed in the Flash array. Double bit faults detected while reading the backdoor keys from the Flash array are ignored. - 2. If the four 16-bit words are written in the wrong sequence. - 3. If more than four 16-bit words are written. - 4. If any of the four 16-bit words written are 0x0000 or 0xFFFF. MC9S12KT256 Data Sheet, Rev. 1.16 - 5. If the KEYACC bit does not remain set while the four 16-bit words are written. - 6. If any two of the four 16-bit words are written on successive MCU clock cycles. After the backdoor keys have been correctly matched, the MCU will be unsecured. After the MCU is unsecured, the Flash security byte can be programmed to the unsecure state, if desired. In the unsecure state, the user has full control of the contents of the backdoor keys by programming addresses 0xFF00–0xFF07 in the Flash configuration field. The security as defined in the Flash security byte (0xFF0F) is not changed by using the backdoor key access sequence to unsecure. The backdoor keys stored in addresses 0xFF00–0xFF07 are unaffected by the backdoor key access sequence. After the next reset of the MCU, the security state of the Flash module is determined by the Flash security byte (0xFF0F). The backdoor key access sequence has no effect on the program and erase protections defined in the Flash protection register. It is not possible to unsecure the MCU in special single-chip mode by using the backdoor key access sequence via the background debug mode (BDM). # 2.6.2 Unsecuring the Flash Module in Special Single-Chip Mode using BDM The MCU can be unsecured in special single-chip mode by erasing the Flash module by the following method: • Reset the MCU into special single-chip mode, delay while the erase test is performed by the BDM secure ROM, send BDM commands to disable protection in the Flash module, and execute a mass erase command write sequence to erase the Flash memory. After the CCIF flag sets to indicate that the mass operation has completed, reset the MCU into special single-chip mode. The BDM secure ROM will verify that the Flash memory is erased and will assert the UNSEC bit in the BDM status register. This BDM action will cause the MCU to override the Flash security state and the MCU will be unsecured. All BDM commands will be enabled and the Flash security byte may be programmed to the unsecure state by the following method: • Send BDM commands to execute a word program sequence to program the Flash security byte to the unsecured state and reset the MCU. #### 2.7 Resets ### 2.7.1 Flash Reset Sequence On each reset, the Flash module executes a reset sequence to hold CPU activity while loading the following registers from the Flash memory according to Table 2-2: - FPROT Flash Protection Register (see Section 2.3.2.5). If a double bit fault is detected during the read of the protection field as part of the reset sequence, the FPOPEN bit in the FPROT register will be clear and remaining bits will be set leaving the Flash block fully protected from program and erase. - FCTL Flash Control Register (see Section 2.3.2.9). #### Chapter 2 256 Kbyte ECC Flash Module (S12FTS256K2ECCV1) If a double bit fault is detected during the read of the nonvolatile byte as part of the reset sequence, all bits in the FCTL register will be set. FSEC — Flash Security Register (see Section 2.3.2.2). If a double bit fault is detected during the read of the security field as part of the reset sequence, all bits in the FSEC register will be set leaving the Flash module in a secure state with Backdoor Key Access disabled. If a double bit fault is detected during array reads as part of the reset sequence, the ACCERR flag will set in the FSTAT register of all banks. #### 2.7.2 Reset While Flash Command Active If a reset occurs while any Flash command is in progress, that command will be immediately aborted. The state of the word being programmed or the sector / block being erased is not guaranteed. ### 2.8 Interrupts The Flash module can generate an interrupt when all Flash command operations have completed, when the Flash address, data, and command buffers are empty, or when a Flash array read or operation has detected a double bit fault. | Interrupt Source | Interrupt Flag | Local Enable | Global (CCR)<br>Mask | |------------------------------------------------------------------|---------------------------|---------------------------|----------------------| | Flash Address, Data and Command<br>Buffers empty | CBEIF<br>(FSTAT register) | CBEIE<br>(FCNFG register) | I-Bit | | All Flash commands completed | CCIF<br>(FSTAT register) | CCIE<br>(FCNFG register) | I-Bit | | Flash array read or verify operation detected a double bit fault | DFDIF<br>(FSTAT register) | DFDIE<br>(FCNFG register) | I-Bit | **Table 2-22. Flash Interrupt Sources** #### NOTE Vector addresses and their relative interrupt priority are determined at the MCU level. ### 2.8.1 Description of Flash Interrupt Operation The logic used for generating interrupts is shown in Figure 2-31. The Flash module uses the CBEIF and CCIF flags in combination with the CBIE and CCIE enable bits to generate the Flash command interrupt request. The Flash module uses the DFDIF flag in combination with the DFDIE enable bit to generate the Flash double fault detect interrupt request. MC9S12KT256 Data Sheet, Rev. 1.16 Figure 2-31. Flash Interrupt Implementation For a detailed description of the register bits, refer to Section 2.3.2.4, "Flash Configuration Register (FCNFG)" and Section 2.3.2.7, "Flash Status Register (FSTAT)". # Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) Table 3-1. FTS256K2ECC Revision History | Version<br>Number | Revision<br>Date | Effective<br>Date | Description of Changes | |-------------------|------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V02.00 | 05APR05 | | MSG-style hard block implemented. | | | | | <ol><li>Separate ECC decoder and encoder logic.</li></ol> | | V02.01 | 28SEP06 | | Add address range restriction to data compress command. | | | | | <ol><li>Describe algorithm for data compress command.</li></ol> | | | | | <ol><li>Add note about margin read during data compress command.</li></ol> | | V02.02 | 08DEC06 | | <ol> <li>Clarify in Section 3.3.2.7, Section 3.4.1.2, Section 3.4.1.4 that<br/>ACCERR, PVIOL, FAIL flags must be clear in all banked FSTAT<br/>registers before starting a command write sequence.</li> </ol> | #### 3.1 Introduction This document describes the FTS256K2ECC module that includes a 256 Kbyte Flash (nonvolatile) memory with built-in Error Code Correction (ECC). The Flash memory may be read as either bytes, aligned words, or misaligned words. Read access time is one bus cycle for bytes and aligned words, and two bus cycles for misaligned words. The Flash memory is ideal for program and data storage for single-supply applications allowing for field reprogramming without requiring external voltage sources for program or erase. Program and erase functions are controlled by a command driven interface. The Flash module supports both block erase and sector erase. An erased bit reads 1 and a programmed bit reads 0. The high voltage required to program and erase the Flash memory is generated internally. It is not possible to read from a Flash block while it is being erased or programmed. The ECC logic is included in the Flash module with the program and erase operations automatically generating the ECC parity bits. The ECC logic implements a modified Hamming code capable of correcting single bit faults and detecting double bit faults in each word of the Flash memory. #### CAUTION A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed and will result in invalid data stored. Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) ### 3.1.1 Glossary **Banked Register** — A memory-mapped register operating on one Flash block which shares the same register address as the equivalent registers for the other Flash blocks. The active register bank is selected by the BKSEL bit in the FCNFG register. **Command Write Sequence** — A three-step MCU instruction sequence to execute built-in algorithms (including program and erase) on the Flash memory. **Common Register** — A memory-mapped register which operates on all Flash blocks. #### 3.1.2 Features - 256 Kbytes of Flash memory comprised of two 128 Kbyte blocks with each block divided into 128 sectors of 1024 bytes with every word (two bytes) accompanied by 6 ECC parity bits - Single bit fault correction per word during read operations - Automated program and erase algorithm with generation of ECC parity bits - Interrupts on Flash command completion, command buffer empty and double bit fault detection - Fast sector erase and word program operation - 2-stage command pipeline for faster multi-word program times - Sector erase abort feature for critical interrupt response - Flexible protection scheme to prevent accidental program or erase - Single power supply for all Flash operations including program and erase - Security feature to prevent unauthorized access to the Flash memory - Code integrity check using built-in data compression ### 3.1.3 Modes of Operation Program, erase, erase verify, and data compress operations (please refer to Section 3.4.1 for details). ### 3.1.4 Block Diagram A block diagram of the Flash module is shown in Figure 3-1. Figure 3-1. FTS256K2ECC Block Diagram # 3.2 External Signal Description The Flash module contains no signals that connect off-chip. ### 3.3 Memory Map and Register Definition This subsection describes the memory map and registers for the Flash module. ### 3.3.1 Module Memory Map The Flash memory map is shown in Figure 3-2. The HCS12 architecture places the Flash memory addresses between 0x4000 and 0xFFFF which corresponds to three 16-Kbyte pages. The content of the HCS12 core PPAGE register is used to map the logical middle page ranging from address 0x8000 to 0xBFFF to any physical 16 Kbyte page in the Flash memory. By placing 0x3E or 0x3F in the HCS12 Core PPAGE register, the associated 16 Kbyte pages appear twice in the MCU memory map. The FPROT register, described in Section 3.3.2.5, "Flash Protection Register (FPROT)", can be set to globally protect a Flash block. However, three separate memory regions, one growing upward from the first address in the next-to-last page in the Flash block (called the lower region), one growing downward from the last address in the last page in the Flash block (called the higher region), and the remaining addresses in the Flash block, can be activated for protection. The Flash locations of these protectable regions are shown in Table 3-3. The higher address region of Flash block 0 is mainly targeted to hold the boot loader code because it covers the vector space. The lower address region of any Flash block can be used for EEPROM emulation in an MCU without an EEPROM module because it can remain unprotected while the remaining addresses are protected from program or erase. Security information that allows the MCU to restrict access to the Flash module is stored in the Flash configuration field found in Flash block 0, described in Table 3-2. Paged Flash Unpaged Size **Address** Description Flash Address (Bytes) (PPAGE 0x3F) 0xFF00 - 0xFF07 0xBF00 - 0xBF07 8 **Backdoor Comparison Kev** Refer to Section 3.6.1, "Unsecuring the MCU using Backdoor Key Access" 0xFF08 - 0xFF0B 0xBF08 - 0xBF0B 4 Reserved 0xFF0C 0xBF0C 1 Block 1 Flash Protection Byte Refer to Section 3.3.2.7, "Flash Status Register (FSTAT)" 0xFF0D 0xBF0D 1 Block 0 Flash Protection Byte Refer to Section 3.3.2.7, "Flash Status Register (FSTAT)" 0xFF0E 0xBF0E 1 Flash Nonvolatile Byte Refer to Section 3.3.2.9, "Flash Control Register (FCTL)" 0xFF0F 0xBF0F 1 Flash Security Byte Refer to Section 3.3.2.2, "Flash Security Register (FSEC)" **Table 3-2. Flash Configuration Field** Note: 0x30-0x3F correspond to the PPAGE register content Figure 3-2. Flash Memory Map #### Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) Table 3-3. Detailed Flash Memory Map | MCU Address<br>Range | PPAGE | Protectable Lower Range | Protectable Higher Range | Flash<br>Block | Block Relative<br>Address <sup>1</sup> | |----------------------|---------|-------------------------|--------------------------|----------------|----------------------------------------| | 0x4000-0x7FFF | Unpaged | 0x4000-0x43FF | N.A. | 0 | 0x018000-0x01BFFF | | | (0x3E) | 0x4000-0x47FF | | | | | | | 0x4000-0x4FFF | | | | | | | 0x4000-0x5FFF | | | | | 0x8000-0xBFFF | 0x30 | N.A. | N.A. | 1 | 0x000000-0x003FFF | | | 0x31 | N.A. | N.A. | | 0x004000-0x007FFF | | | 0x32 | N.A. | N.A. | | 0x008000-0x00BFFF | | | 0x33 | N.A. | N.A. | | 0x00C000-0x00FFFF | | | 0x34 | N.A. | N.A. | | 0x010000-0x013FFF | | | 0x35 | N.A. | N.A. | | 0x014000-0x017FFF | | | 0x36 | 0x8000-0x83FF | N.A. | | 0x018000-0x01BFFF | | | | 0x8000-0x87FF | | | | | | | 0x8000-0x8FFF | | | | | | | 0x8000-0x9FFF | | | | | | 0x37 | N.A. | 0xB800-0xBFFF | | 0x01C000-0x01FFFF | | | | | 0xB000-0xBFFF | | | | | | | 0xA000-0xBFFF | | | | | | | 0x8000-0xBFFF | | | | 0x8000–0xBFFF | 0x38 | N.A. | N.A. | 0 | 0x000000-0x003FFF | | | 0x39 | N.A. | N.A. | | 0x004000-0x007FFF | | | 0x3A | N.A. | N.A. | | 0x008000-0x00BFFF | | | 0x3B | N.A. | N.A. | | 0x00C000-0x00FFFF | | | 0x3C | N.A. | N.A. | | 0x010000-0x013FFF | | | 0x3D | N.A. | N.A. | | 0x014000-0x017FFF | | | 0x3E | 0x8000-0x83FF | N.A. | | 0x018000-0x01BFFF | | | | 0x8000-0x87FF | | | | | | | 0x8000-0x8FFF | | | | | | | 0x8000-0x9FFF | | | | | | 0x3F | N.A. | 0xB800-0xBFFF | | 0x01C000-0x01FFFF | | | | | 0xB000-0xBFFF | | | | | | | 0xA000-0xBFFF | | | | | | | 0x8000-0xBFFF | | | | 0xC000-0xFFFF | Unpaged | N.A. | 0xF800-0xFFFF | 0 | 0x01C000-0x01FFFF | | | (0x3F) | | 0xF000-0xFFFF | | | | | | | 0xE000-0xFFFF | | | | | | | 0xC000-0xFFFF | | | <sup>1</sup> Block relative address for each 128 Kbyte Flash block consists of 17 address bits. MC9S12KT256 Data Sheet, Rev. 1.16 The Flash module also contains a set of 16 control and status registers located in address space module base + 0x0000 to module base + 0x000F. In order to accommodate more than one Flash block with a minimum register address space, a set of registers located from module base + 0x04 to module base + 0x0B are repeated in all banks. The active register bank is selected by the BKSEL bits in the unbanked Flash configuration register (FCNFG). A summary of these registers is given in Table 3-4 while their accessibility in normal and special modes is detailed in Section 3.3.2, "Register Descriptions". Table 3-4. Flash Register Map | Module<br>Base + | Use | Normal Mode<br>Access | |------------------|----------------------------------------|-----------------------| | 0x0000 | Flash Clock Divider Register (FCLKDIV) | R/W | | 0x0001 | Flash Security Register (FSEC) | R | | 0x0002 | Flash Test Mode Register (FTSTMOD) | R/W | | 0x0003 | Flash Configuration Register (FCNFG) | R/W | | 0x0004 | Flash Protection Register (FPROT) | R/W | | 0x0005 | Flash Status Register (FSTAT) | R/W | | 0x0006 | Flash Command Register (FCMD) | R/W | | 0x0007 | Flash Control Register (FCTL) | R | | 0x0008 | Flash High Address Register (FADDRHI) | R | | 0x0009 | Flash Low Address Register (FADDRLO) | R | | 0x000A | Flash High Data Register (FDATAHI) | R | | 0x000B | Flash Low Data Register (FDATALO) | R | | 0x000C | RESERVED1 <sup>1</sup> | R | | 0x000D | RESERVED2 <sup>1</sup> | R | | 0x000E | RESERVED3 <sup>1</sup> | R | | 0x000F | RESERVED4 <sup>1</sup> | R | <sup>&</sup>lt;sup>1</sup> Intended for factory test purposes only. ### 3.3.2 Register Descriptions Figure 3-3. FTS256K2ECC Register Summary MC9S12KT256 Data Sheet, Rev. 1.16 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|-----|-----------------------------|---|---|---|---|---|---|-------| | 0x000D | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESERVED2 | w[ | | | | | | | | | | 0x000E | R [ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESERVED3 | W | | | | | | | | | | 0x000F | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESERVED4 | w | | | | | | | | | | | | = Unimplemented or Reserved | | | | | | | | Figure 3-3. FTS256K2ECC Register Summary (continued) ### 3.3.2.1 Flash Clock Divider Register (FCLKDIV) The unbanked FCLKDIV register is used to control timed events in program and erase algorithms. Module Base + 0x0000 7 0 6 5 4 3 2 1 **FDIVLD** FDIV1 PRDIV8 FDIV5 FDIV4 FDIV3 FDIV2 FDIV0 W Reset 0 0 0 0 0 0 0 0 = Unimplemented or Reserved Figure 3-4. Flash Clock Divider Register (FCLKDIV) All bits in the FCLKDIV register are readable, bits 6-0 are write once and bit 7 is not writable. **Table 3-5. FCLKDIV Field Descriptions** | Field | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FDIVLD | Clock Divider Loaded. 0 Register has not been written. 1 Register has been written to since the last reset. | | 6<br>PRDIV8 | Enable Prescalar by 8. 0 The oscillator clock is directly fed into the clock divider. 1 The oscillator clock is divided by 8 before feeding into the clock divider. | | 5-0<br>FDIV[5:0] | Clock Divider Bits — The combination of PRDIV8 and FDIV[5:0] must divide the oscillator clock down to a frequency of 150 kHz–200 kHz. The maximum divide ratio is 512. Please refer to Section 3.4.1.1, "Writing the FCLKDIV Register" for more information. | ### 3.3.2.2 Flash Security Register (FSEC) The unbanked FSEC register holds all bits associated with the security of the MCU and Flash module. Module Base + 0x0001 Figure 3-5. Flash Security Register (FSEC) All bits in the FSEC register are readable but are not writable. The FSEC register is loaded from the Flash Configuration Field at address 0xFF0F during the reset sequence, indicated by F in Figure 3-5. If the DFDIF flag in the FSTAT register is set while reading the security field location during the reset sequence, all bits in the FSEC register will be set to leave the module in a secured state with backdoor key access disabled. **Table 3-6. FSEC Field Descriptions** | Field | Description | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0<br>KEYEN[1:0] | <b>Backdoor Key Security Enable Bits</b> —The KEYEN[1:0] bits define the enabling of backdoor key access to the Flash module as shown in Table 3-7. | | 5-2<br>RNV[5:2] | Reserved Nonvolatile Bits — The RNV[5:2] bits must remain in the erased 1 state for future enhancements. | | 1-0<br>SEC[1:0] | Flash Security Bits — The SEC[1:0] bits define the security state of the MCU as shown in Table 3-8. If the Flash module is unsecured using backdoor key access, the SEC bits are forced to 1:0. | **Table 3-7. Flash KEYEN States** | KEYEN[1:0] | Status of Backdoor Key Access | |-----------------|-------------------------------| | 00 | DISABLED | | 01 <sup>1</sup> | DISABLED | | 10 | ENABLED | | 11 | DISABLED | Preferred KEYEN state to disable Backdoor Key Access. | Table 3-8. Flash Security State | |---------------------------------| |---------------------------------| | SEC[1:0] | Status of Security | |-----------------|--------------------| | 00 | SECURED | | 01 <sup>1</sup> | SECURED | | 10 | UNSECURED | | 11 | SECURED | Preferred SEC state to set MCU to secured state. The security function in the Flash module is described in Section 3.6, "Flash Module Security". ### 3.3.2.3 Flash Test Mode Register (FTSTMOD) The unbanked FTSTMOD register is used to control Flash test features. Module Base + 0x0002 Figure 3-6. Flash Test Mode Register (FTSTMOD) FDFD is readable and writable while all remaining bits read 0 and are not writable in normal mode. The WRALL bit is writable only in special mode to simplify mass erase and erase verify operations. When writing to the FTSTMOD register in special mode, all unimplemented/reserved bits must be written to 0. **Table 3-9. FTSTMOD Field Descriptions** | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>WRALL | Write to All Register Banks — If the WRALL bit is set, all banked registers sharing the same register address will be written simultaneously during a register write. 0 Write only to the bank selected via BKSEL. 1 Write to all register banks. | | 3<br>FDFD | Force Double Fault Detect — The FDFD bit allows the user to simulate a double bit fault during Flash array read operations and check the associated interrupt routine. The FDFD bit is cleared by writing a 0 to FDFD. O Flash array read operations will set the DFDIF flag in the FSTAT register only if a double bit fault is detected. Any Flash array read operation will force the DFDIF flag in the FSTAT register to be set and an interrupt will be generated as long as the DFDIE interrupt enable in the FCNFG register is set. | ### 3.3.2.4 Flash Configuration Register (FCNFG) The unbanked FCNFG register enables the Flash interrupts and gates the security backdoor writes. Module Base + 0x0003 Figure 3-7. Flash Configuration Register (FCNFG) CBEIE, CCIE, KEYACC, DFDIE and BKSEL bits are readable and writable while all remaining bits read 0 and are not writable. KEYACC is only writable if KEYEN (see Section 3.3.2.2) is set to the enabled state. Description **Field** 7 Command Buffer Empty Interrupt Enable — The CBEIE bit enables an interrupt in case of an empty command **CBEIE** buffer in the Flash module. 0 Command buffer empty interrupt disabled. 1 An interrupt will be requested whenever the CBEIF flag (see Section 3.3.2.7, "Flash Status Register (FSTAT)") 6 Command Complete Interrupt Enable — The CCIE bit enables an interrupt in case all commands have been CCIE completed in the Flash module. 0 Command complete interrupt disabled. 1 An interrupt will be requested whenever the CCIF flag (see Section 3.3.2.7, "Flash Status Register (FSTAT)") is set. **Enable Security Key Writing KEYACC** 0 Flash writes are interpreted as the start of a command write sequence. Writes to Flash array are interpreted as keys to open the backdoor. Reads of the Flash array return invalid data. Double Fault Detect Interrupt Enable — The DFDIE bit enables an interrupt in case a double bit fault is DFDIE detected during a Flash block operation. 0 Double bit fault detect interrupt disabled. Table 3-10. FCNFG Field Descriptions #### 3.3.2.5 Flash Protection Register (FPROT) (FSTAT)"). The banked FPROT register defines which Flash sectors are protected against program or erase operations. 1 An interrupt will be requested whenever the DFDIF flag is set (see Section 3.3.2.7, "Flash Status Register All bits in the FPROT register are readable and writable with restrictions except for RNV[6] which is only readable (see Section 3.3.2.6, "Flash Protection Restrictions"). During reset, the banked FPROT registers are loaded from the Flash Configuration Field at the address shown in Table 3-11. To change the Flash protection that will be loaded during the reset sequence, the upper sector of the Flash memory must be unprotected, then the Flash Protect/Security byte located as described in Table 3-2 must be reprogrammed. If the DFDIF flag in the FSTAT register is set while reading MC9S12KT256 Data Sheet, Rev. 1.16 the protection field location during the reset sequence, the FPOPEN bit will be cleared and remaining bits in the FPROT register will be set to leave the Flash block fully protected. Table 3-11. Reset Loading of FPROT | Flash Address | Protection Byte for | |---------------|---------------------| | 0xFF0D | Flash Block 0 | | 0xFF0C | Flash Block 1 | Trying to alter data in any of the protected areas in the Flash block will result in a protection violation error and the PVIOL flag will be set in the FSTAT register. A mass erase of the Flash block is not possible if any of the contained Flash sectors are protected. **Table 3-12. FPROT Field Descriptions** | Field | Description | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7<br>FPOPEN | Protection Function Bit — The FPOPEN bit determines the protection function for program or erase as shown in Table 3-13. 0 FPHDIS and FPLDIS bits define unprotected address ranges as specified by the corresponding FPHS[1:0] and FPLS[1:0] bits. For an MCU without an EEPROM module, the FPOPEN clear state allows the main part of the Flash block to be protected while a small address range can remain unprotected for EEPROM emulation. 1 FPHDIS and FPLDIS bits enable protection for the address range specified by the corresponding FPHS[1:0] and FPLS[1:0] bits. | | | | 6<br>RNV[6] | Reserved Nonvolatile Bit — The RNV[6] bit must remain in the erased state 1 for future enhancements. | | | | 5<br>FPHDIS | Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a protected/unprotected area in the higher address space of the Flash block. O Protection/Unprotection enabled 1 Protection/Unprotection disabled | | | | 4:3<br>FPHS[1:0] | Flash Protection Higher Address Size — The FPHS[1:0] bits determine the size of the protected/unprotected area as shown in Table 3-14. The FPHS[1:0] bits can only be written to while the FPHDIS bit is set. | | | | 2<br>FPLDIS | Flash Protection Lower address range Disable — The FPLDIS bit determines whether there is a protected/unprotected area in the lower address space of the Flash block. O Protection/Unprotection enabled 1 Protection/Unprotection disabled | | | | 1:0<br>FPLS[1:0] | Flash Protection Lower Address Size — The FPLS[1:0] bits determine the size of the protected/unprotected area as shown in Table 3-15. The FPLS[1:0] bits can only be written to while the FPLDIS bit is set. | | | **Table 3-13. Flash Protection Function** | FPOPEN | FPHDIS | FPLDIS | Function <sup>1</sup> | |--------|--------|--------|---------------------------------| | 1 | 1 | 1 | No Protection | | 1 | 1 | 0 | Protected Low Range | | 1 | 0 | 1 | Protected High Range | | 1 | 0 | 0 | Protected High and Low Ranges | | 0 | 1 | 1 | Full Block Protected | | 0 | 1 | 0 | Unprotected Low Range | | 0 | 0 | 1 | Unprotected High Range | | 0 | 0 | 0 | Unprotected High and Low Ranges | <sup>&</sup>lt;sup>1</sup> For range sizes, refer to Table 3-14 and Table 3-15. Table 3-14. Flash Protection Higher Address Range | FPHS[1:0] | Unpaged<br>Address Range | Paged<br>Address Range | Protected Size | |-----------|--------------------------|------------------------------|----------------| | 00 | 0xF800-0xFFFF | 0x0037/0x003F: 0xC800-0xCFFF | 2 Kbytes | | 01 | 0xF000-0xFFFF | 0x0037/0x003F: 0xC000-0xCFFF | 4 Kbytes | | 10 | 0xE000-0xFFFF | 0x0037/0x003F: 0xB000-0xCFFF | 8 Kbytes | | 11 | 0xC000-0xFFFF | 0x0037/0x003F: 0x8000-0xCFFF | 16 Kbytes | **Table 3-15. Flash Protection Lower Address Range** | FPLS[1:0] | Unpaged<br>Address Range | Paged<br>Address Range | Protected Size | |-----------|--------------------------|------------------------------|----------------| | 00 | 0x4000-0x43FF | 0x0036/0x003E: 0x8000-0x83FF | 1 Kbyte | | 01 | 0x4000-0x47FF | 0x0036/0x003E: 0x8000-0x87FF | 2 Kbytes | | 10 | 0x4000-0x4FFF | 0x0036/0x003E: 0x8000-0x8FFF | 4 Kbytes | | 11 | 0x4000-0x5FFF | 0x0036/0x003E: 0x8000-0x9FFF | 8 Kbytes | All possible Flash protection scenarios are illustrated in Figure 3-8. Although the protection scheme is loaded from the Flash array after reset, it can be changed by the user. This protection scheme can be used by applications requiring re-programming in single-chip mode while providing as much protection as possible if re-programming is not required. Figure 3-8. Flash Protection Scenarios #### 3.3.2.6 Flash Protection Restrictions The general guideline is that Flash protection can only be added and not removed. Table 3-16 specifies all valid transitions between Flash protection scenarios. Any attempt to write an invalid scenario to the FPROT register will be ignored and the FPROT register will remain unchanged. The contents of the #### Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) FPROT register reflect the active protection scenario. See the FPHS and FPLS descriptions for additional restrictions. | From | | | То | Protection | on Scena | rio <sup>1</sup> | | | |------------------------|---|---|----|------------|----------|------------------|---|---| | Protection<br>Scenario | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | Х | Х | Х | Х | | | | | | 1 | | Х | | Х | | | | | | 2 | | | Х | Х | | | | | | 3 | | | | Х | | | | | | 4 | | | | Х | Х | | | | | 5 | | | Х | Х | Х | Х | | | | 6 | | Х | | Х | Х | | Х | | | 7 | Х | Х | Х | Х | Х | Х | Х | Х | **Table 3-16. Flash Protection Scenario Transitions** ### 3.3.2.7 Flash Status Register (FSTAT) The banked FSTAT register defines the operational status of the module. = Unimplemented or Reserved Figure 3-9. Flash Status Register (FSTAT - Normal Mode) #### Module Base + 0x0005 7 5 3 2 1 0 6 4 R **CCIF BLANK** 0 **PVIOL DFDIF CBEIF ACCERR FAIL** 1 0 0 0 0 0 Reset = Unimplemented or Reserved Figure 3-10. Flash Status Register (FSTAT - Special Mode) CBEIF, PVIOL, ACCERR and DFDIF are readable and writable, CCIF and BLANK are readable and not writable, remaining bits read 0 and are not writable in normal mode. FAIL is readable and writable in MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>1</sup> Allowed transitions marked with X. special mode. FAIL must be clear in the current banked FSTAT register when starting a command write sequence. **Table 3-17. FSTAT Field Descriptions** | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CBEIF | Command Buffer Empty Interrupt Flag — The CBEIF flag indicates that the address, data and command buffers are empty so that a new command write sequence can be started. The CBEIF flag is cleared by writing a 1 to CBEIF. Writing a 0 to the CBEIF flag has no effect on CBEIF. Writing a 0 to CBEIF after writing an aligned word to the Flash address space but before CBEIF is cleared will abort a command write sequence and cause the ACCERR flag to be set. Writing a 0 to CBEIF outside of a command write sequence will not set the ACCERR flag. The CBEIF flag is used together with the CBEIE bit in the FCNFG register to generate an interrupt request (see Figure 3-31). O Buffers are full. 1 Buffers are ready to accept a new command. | | 6<br>CCIF | Command Complete Interrupt Flag — The CCIF flag indicates that there are no more commands pending. The CCIF flag is cleared when CBEIF is clear and sets automatically upon completion of all active and pending commands. The CCIF flag does not set when an active commands completes and a pending command is fetched from the command buffer. Writing to the CCIF flag has no effect on CCIF. The CCIF flag is used together with the CCIE bit in the FCNFG register to generate an interrupt request (see Figure 3-31). O Command in progress. 1 All commands are completed. | | 5<br>PVIOL | Protection Violation Flag — The PVIOL flag indicates an attempt was made to program or erase an address in a protected area of the Flash block during a command write sequence. The PVIOL flag is cleared by writing a 1 to PVIOL. Writing a 0 to the PVIOL flag has no effect on PVIOL. While PVIOL is set in any of the banked FTSAT registers, it is not possible to launch a command or start a command write sequence in any of the Flash blocks. O No failure. A protection violation has occurred. | | 4<br>ACCERR | Access Error Flag — The ACCERR flag indicates an illegal access to the Flash array caused by either a violation of the command write sequence, issuing an illegal command (illegal combination of the CMDBx bits in the FCMD register), launching the sector erase abort command terminating a sector erase operation early, detection of a double fault or the execution of a CPU STOP instruction while a command is executing (CCIF = 0). The ACCERR flag is cleared by writing a 1 to ACCERR. Writing a 0 to the ACCERR flag has no effect on ACCERR. While ACCERR is set in any of the banked FTSAT registers, it is not possible to launch a command or start a command write sequence in any of the Flash blocks. If ACCERR is set by the detection of a double fault, an erase verify operation or a data compress operation, any buffered command will not launch. 0 No access error detected. 1 Access error has occurred. | **Table 3-17. FSTAT Field Descriptions** | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>DFDIF | Double Fault Detect Interrupt Flag — The DFDIF flag indicates that one of the following Flash block operations has detected a double bit fault in the stored parity and data bits. • Array Read. • Erase Verify. • Data Compress. • Reset Sequence (reads of the protection and security fields stored in the Flash memory). When the DFDIF flag is set during a Flash array read operation, the data read from the Flash module are the data bits read out of the Flash array without correction and should be considered invalid. When the DFDIF flag is set during a Flash array read, erase verify, data compress or reset sequence operation, the Flash block address containing the parity and data bits that caused the DFDIF flag to set will be stored in the FADDR register and the parity bits will be stored in the FDATA register. The DFDIF flag is cleared by writing a 1 to the ACCERR bit which is set when the DFDIF flag is set. Writing a "0" to the DFDIF flag has no effect on DFDIF. The DFDIF flag is used together with the DFDIE enable bit to generate an interrupt request (see Figure 3-31). While DFDIF is set, Flash array read operations are allowed. If DFDIF is not cleared and another double bit fault is detected, the FADDR and FDATA registers will maintain the contents from the fault that caused the DFDIF bit to set. 0 No double bit fault detected. 1 Double bit fault detected. | | 2<br>BLANK | Erase Verify Operation Status Flag — When the CCIF flag is set after completion of an erase verify command, the BLANK flag indicates the result of the erase verify operation. The BLANK flag is cleared by the Flash module when CBEIF is cleared as part of a new valid command write sequence. Writing to the BLANK flag has no effect on BLANK. O Flash block verified as not erased. 1 Flash block verified as erased. | | 1<br>FAIL | Flag Indicating a Failed Flash Operation — The FAIL flag will set if the erase verify operation fails (selected Flash block verified as not erased). The FAIL flag will also set if a double bit fault is detected during an array read, erase verify, or data compress operation. The FAIL flag is cleared by writing a 1 to FAIL. Writing a "0" to the FAIL flag has no effect on FAIL. While FAIL is set in the current banked FTSAT register, it is not possible to launch a command in the selected Flash block. 0 Flash operation completed without error. 1 Flash operation failed. | ### 3.3.2.8 Flash Command Register (FCMD) The banked FCMD register is the Flash command register. Figure 3-11. Flash Command Register (FCMD - NVM User Mode) All CMDB bits are readable and writable during a command write sequence while bit 7 reads 0 and is not writable. **Table 3-18. FCMD Field Descriptions** | Field Description | | | |-------------------|-----------|----------------------------------------------------------------------------------------------------| | Ī | 6-0 | Flash Command — Valid Flash commands are shown in Table 3-19. Writing any command other than those | | | CMDB[6:0] | listed in Table 3-19 sets the ACCERR flag in the FSTAT register. | **Table 3-19. Valid Flash Command List** | CMDB[6:0] | NVM Command | |-----------|--------------------| | 0x05 | Erase Verify | | 0x06 | Data Compress | | 0x20 | Word Program | | 0x40 | Sector Erase | | 0x41 | Mass Erase | | 0x47 | Sector Erase Abort | ### 3.3.2.9 Flash Control Register (FCTL) The banked FCTL register is the Flash control register. Module Base + 0x0007 Figure 3-12. Flash Control Register (FCTL) All bits in the FCTL register are readable but are not writable. The FCTL register is loaded from the Flash Configuration Field byte at 0xFF0E during the reset sequence, indicated by F in Figure 3-12. Table 3-20. FCTL Field Descriptions | Field | Description | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | | <b>Nonvolatile Bits</b> — The NV[7:0] bits are available as nonvolatile bits. Refer to the Device User Guide for proper use of the NV bits. | | ## 3.3.2.10 Flash Address Registers (FADDR) The banked FADDRHI and FADDRLO registers are the Flash address registers. #### Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) Figure 3-13. Flash Address High Register (FADDRHI) Figure 3-14. Flash Address Low Register (FADDRLO) All FADDRHI and FADDRLO bits are readable but are not writable. After an array write as part of a command write sequence, the FADDR registers will contain the mapped MCU address written. If a double bit fault is detected, as indicated by the setting of the DFDIF bit in the FSTAT register, the faulty Flash block address is stored in the FADDR registers as a word address. The faulty Flash block address remains readable until the start of the next command write sequence. The mapping of the FADDR registers to the MCU address is shown in Figure 3-15 and Figure 3-16. Figure 3-15. FADDR to MCU Address Mapping (Paged) Figure 3-16. FADDR to MCU Address Mapping (Unpaged) ### 3.3.2.11 Flash Data Registers (FDATA) The banked FDATAHI and FDATALO registers are the Flash data registers. Figure 3-17. Flash Data High Register (FDATAHI) Figure 3-18. Flash Data Low Register (FDATALO) All FDATAHI and FDATALO bits are readable but are not writable. After an array write as part of a command write sequence, the FDATA registers will contain the data written. At the completion of a data compress operation, the resulting 16-bit signature is stored in the FDATA registers. The data compression signature is readable in the FDATA registers until a new command write sequence is started or a double bit fault is detected in a Flash array read operation. If a double bit fault is detected during a Flash array read, erase verify or data compress operation, the parity bits stored in the Flash array at the failed location will #### Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) be stored in the lower six bits of FDATALO. The faulty parity bits remain readable until the start of the next command write sequence. #### 3.3.2.12 RESERVED1 This register is reserved for factory testing and is not accessible. Module Base + 0x000C Figure 3-19. RESERVED1 All bits read 0 and are not writable. #### 3.3.2.13 **RESERVED2** This register is reserved for factory testing and is not accessible. Module Base + 0x000D Figure 3-20. RESERVED2 All bits read 0 and are not writable. #### 3.3.2.14 RESERVED3 This register is reserved for factory testing and is not accessible. Module Base + 0x000E Figure 3-21. RESERVED3 MC9S12KT256 Data Sheet, Rev. 1.16 All bits read 0 and are not writable. #### 3.3.2.15 RESERVED4 This register is reserved for factory testing and is not accessible. Module Base + 0x000F Figure 3-22. RESERVED4 All bits read 0 and are not writable. ### 3.4 Functional Description ### 3.4.1 Flash Command Operations (NVM User Mode) Write and read operations are both used for the program, erase, erase verify, and data compress algorithms described in this subsection. The program and erase algorithms are time controlled by a state machine whose timebase, FCLK, is derived from the oscillator clock via a programmable divider. The command register as well as the associated address and data registers operate as a buffer and a register (2-stage FIFO) so that a second command along with the necessary data and address can be stored to the buffer while the first command remains in progress. This pipelined operation allows a time optimization when programming more than one word on a specific row in the Flash block as the high voltage generation can be kept active in between two programming commands. The pipelined operation also allows a simplification of command launching. Buffer empty as well as command completion are signalled by flags in the Flash status register with interrupts generated, if enabled. The next paragraphs describe: - 1. How to write the FCLKDIV register. - 2. Command write sequences used to program, erase, and verify the Flash memory. - 3. Valid Flash commands. - 4. Effects resulting from illegal Flash command write sequences or aborting Flash operations. ### 3.4.1.1 Writing the FCLKDIV Register Prior to issuing any program, erase, erase verify, or data compress command, it is first necessary to write the FCLKDIV register to divide the oscillator clock down to within the 150 kHz to 200 kHz range. Because the program and erase timings are also a function of the bus clock, the FCLKDIV determination must take this information into account. #### Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) If we define: - FCLK as the clock of the Flash timing control block, - Thus as the period of the bus clock, and - INT(x) as taking the integer part of x (e.g. INT(4.323)=4). Then, FCLKDIV register bits PRDIV8 and FDIV[5:0] are to be set as described in Figure 3-23. For example, if the oscillator clock frequency is 950 kHz and the bus clock frequency is 10 MHz, FCLKDIV bits FDIV[5:0] must be set to 4 (000100) and bit PRDIV8 set to 0. The resulting FCLK frequency is then 190 kHz. As a result, the Flash program and erase algorithm timings are increased over the optimum target by: $$(200 - 190)/200 \times 100 = 5\%$$ #### **CAUTION** Program and erase command execution time will increase proportionally with the period of FCLK. Because of the impact of clock synchronization on the accuracy of the functional timings, programming or erasing the Flash memory cannot be performed if the bus clock runs at less than 1 MHz. Programming or erasing the Flash memory with FCLK < 150 kHz must be avoided. Setting FCLKDIV to a value such that FCLK < 150 kHz can destroy the Flash memory due to overstress. Setting FCLKDIV to a value such that (1/FCLK + Tbus) < 5 $\mu$ s can result in incomplete programming or erasure of the Flash memory cells. If the FCLKDIV register is written, the FDIVLD bit is set automatically. If the FDIVLD bit is 0, the FCLKDIV register has not been written since the last reset. Flash commands will not be executed if the FCLKDIV register has not been written to. Figure 3-23. Determination Procedure for PRDIV8 and FDIV Bits MC9S12KT256 Data Sheet, Rev. 1.16 ### 3.4.1.2 Command Write Sequence The Flash command controller is used to supervise the command write sequence to execute program, erase, erase verify, and data compress algorithms. Before starting a command write sequence, the ACCERR and PVIOL flags in the FSTAT register must be clear all of the banked FSTAT registers (see Section 3.3.2.7, "Flash Status Register (FSTAT)") and the CBEIF flag must be tested to determine the state of the address, data, and command buffers. If the CBEIF flag is set, indicating the buffers are empty, a new command write sequence can be started. If the CBEIF flag is clear, indicating the buffers are not available, a new command write sequence will overwrite the contents of the address, data, and command buffers. A command write sequence consists of three steps which must be strictly adhered to with writes to the Flash module not permitted between the steps. However, Flash register and array reads are allowed during a command write sequence. A command write sequence consists of the following steps: - 1. Write an aligned data word to a valid Flash array address. The address and data will be stored in the address and data buffers, respectively. If the CBEIF flag is clear when the Flash array write occurs, the contents of the address and data buffers will be overwritten and the CBEIF flag will be set. - 2. Write a valid command to the FCMD register. - a) For the erase verify command (see Section 3.4.1.3.1, "Erase Verify Command"), the contents of the data buffer are ignored and all address bits in the address buffer are ignored. - b) For the data compress command (see Section 3.4.1.3.2, "Data Compress Command"), the contents of the data buffer represents the number of consecutive words to read for data compression and the contents of the address buffer represents the starting address. - c) For the program command (see Section 3.4.1.3.3, "Program Command"), the contents of the data buffer will be programmed to the address specified in the address buffer with all address bits valid. - d) For the sector erase command (see Section 3.4.1.3.4, "Sector Erase Command"), the contents of the data buffer are ignored and address bits [9:0] contained in the address buffer are ignored. - e) For the mass erase command (see Section 3.4.1.3.5, "Mass Erase Command"), the contents of the data buffer and address buffer are ignored. - f) For the sector erase abort command (see Section 3.4.1.3.6, "Sector Erase Abort Command"), the contents of the data buffer and address buffer are ignored. - 3. Clear the CBEIF flag by writing a 1 to CBEIF to launch the command. When the CBEIF flag is cleared, the CCIF flag is cleared on the same bus cycle by internal hardware indicating that the command was successfully launched. For all command write sequences except data compress and sector erase abort, the CBEIF flag will set four bus cycles after the CCIF flag is cleared indicating that the address, data, and command buffers are ready for a new command write sequence to begin. For data compress and sector erase abort operations, the CBEIF flag will remain clear until the operation completes. A command write sequence can be aborted prior to clearing the CBEIF flag by writing a 0 to the CBEIF flag and will result in the ACCERR flag being set. Except for the sector erase abort command, a buffered command will wait for the active operation to be completed before being launched. The sector erase abort command is launched when the CBEIF flag is cleared as part of a sector erase abort command write sequence. After a command is launched, the completion of the command operation is indicated by the setting of the CCIF flag. The CCIF flag only sets when all active and buffered commands have been completed. #### 3.4.1.3 Valid Flash Commands Table 3-21 summarizes the valid Flash commands along with the effects of the commands on the Flash block. | | | · | |-------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FCMDB | NVM<br>Command | Function on Flash Memory | | 0x05 | Erase<br>Verify | Verify all memory bytes in the Flash block are erased. If the Flash block is erased, the BLANK flag in the FSTAT register will set upon command completion. | | 0x06 | Data<br>Compress | Compress data from a selected portion of the Flash block. The resulting signature is stored in the FDATA register. | | 0x20 | Program | Program a word (two bytes) in the Flash block. | | 0x40 | Sector<br>Erase | Erase all memory bytes in a sector of the Flash block. | | 0x41 | Mass<br>Erase | Erase all memory bytes in the Flash block. A mass erase of the full Flash block is only possible when FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register are set prior to launching the command. | | 0x47 | Sector<br>Erase<br>Abort | Abort the sector erase operation. The sector erase operation will terminate according to a set procedure. The Flash sector must not be considered erased if the ACCERR flag is set upon command completion. | Table 3-21. Valid Flash Command Description #### **CAUTION** A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed and will result in invalid data stored. Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) #### 3.4.1.3.1 Erase Verify Command The erase verify operation is used to confirm that a Flash block is erased. After launching the erase verify command, the CCIF flag in the FSTAT register will set after the operation has completed unless a second command has been buffered. The number of bus cycles required to execute the erase verify operation is equal to the number of addresses in the Flash block plus 12 bus cycles as measured from the time the CBEIF flag is cleared until the CCIF flag is set. The result of the erase verify operation is reflected in the state of the BLANK flag in the FSTAT register. If the BLANK flag is set in the FSTAT register, the Flash memory is erased. If the ECC logic detects a double bit fault during the erase verify operation, the operation will terminate immediately and set the DFDIF and ACCERR flags in the FSTAT register. The faulty address will be stored in the FADDR registers and the ECC parity bits read at the faulty address will be stored in the FDATALO register. The CCIF flag will set after the DFDIF flag is set and the faulty information is stored in the FADDR and FDATALO registers. Figure 3-24. Example Erase Verify Command Flow #### 3.4.1.3.2 Data Compress Command The data compress command is used to check Flash code integrity by compressing data from a selected portion of the Flash block into a signature analyzer. The starting address for the data compress operation is defined by the address written during the command write sequence. The number of consecutive word addresses compressed is defined by the data written during the command write sequence. The number of words that can be compressed in a single data compress operation ranges from 1 to 16,384. After launching the data compress command, the CCIF flag in the FSTAT register will set after the data compress operation has completed. The number of bus cycles required to execute the data compress operation is equal to two times the number of addresses read plus 20 bus cycles as measured from the time the CBEIF flag is cleared until the CCIF flag is set. After the CCIF flag is set, the signature generated by the data compress operation is available in the FDATA register. The signature in the FDATA register can be compared to the expected signature to determine the integrity of the selected data stored in the Flash block. If the last address of the Flash block is reached during the data compress operation, data compression will continue with the starting address of the Flash block. #### NOTE Since the FDATA register (or data buffer) is written to as part of the data compress operation, a command write sequence is not allowed to be buffered behind a data compress command write sequence. The CBEIF flag will not set after launching the data compress command to indicate that a command must not be buffered behind it. If an attempt is made to start a new command write sequence with a data compress operation active, the ACCERR flag in the FSTAT register will be set. A new command write sequence must only be started after reading the signature stored in the FDATA register. A Flash array read that generates a double bit fault will overwrite the contents of the FDATA register. In order to take corrective action, it is recommended that the data compress command be executed on a Flash sector or subset of a Flash sector. If the data compress operation on a Flash sector returns an invalid signature, the Flash sector must be erased using the sector erase command and then reprogrammed using the program command. #### **NOTE** During the data compress operation, the Flash array is read with a sense-amp margin setting that is different from the normal array read setting. Therefore, if the data compress operation returns an invalid signature, the section of the Flash array compressed may still be functional. The failing section of the Flash array could be validated using normal array read operations. The data compress command can be used to verify that a sector or sequential set of sectors are erased. If the ECC logic detects a double bit fault during the data compress operation, the operation will terminate immediately and set the DFDIF and ACCERR flags in the FSTAT register. The faulty address will be stored in the FADDR registers and the ECC parity bits read at the faulty address will be stored in the FDATALO register. The CCIF flag will set after the DFDIF flag is set and the faulty information is stored in the FADDR and FDATALO registers. MC9S12KT256 Data Sheet, Rev. 1.16 Figure 3-25. Example Data Compress Command Flow MC9S12KT256 Data Sheet, Rev. 1.16 #### **Data Compress Operation** The Flash module contains a 16-bit multiple-input signature register (MISR) to generate a 16-bit signature based on selected Flash array data. The final signature, which is stored in the associated banked FDATA register, is based on the following logic equation which is executed on every data compression cycle during the operation: $$MISR[15:0] = \{MISR[14:0], ^MISR[15,4,2,1]\} ^ DATA[15:0]$$ Eqn. 3-1 where MISR is the content of the internal signature register associated with each Flash block and DATA is the data to be compressed as shown in Figure 3-26. Figure 3-26. 16-Bit MISR Diagram During the data compress operation, the following steps are executed: - 1. MISR is reset to 0xFFFF. - 2. DATA from the selected Flash array data range is read and compressed into the MISR with address incrementing. - 3. DATA from the selected Flash array data range is read and compressed into the MISR with address decrementing. - 4. The contents of the MISR are written to the associated banked FDATA register. #### 3.4.1.3.3 Program Command The program command is used to program a previously erased word in the Flash memory using an embedded algorithm. If the word to be programmed is in a protected area of the Flash block, the PVIOL flag in the FSTAT register will set and the program command will not launch. After the program command has successfully launched, the CCIF flag in the FSTAT register will set after the program operation has completed unless a second command has been buffered. A summary of the launching of a program operation is shown in Figure 3-27. Figure 3-27. Example Program Command Flow #### 3.4.1.3.4 Sector Erase Command The sector erase command is used to erase the addressed sector in the Flash memory using an embedded algorithm. If the Flash sector to be erased is in a protected area of the Flash block, the PVIOL flag in the FSTAT register will set and the sector erase command will not launch. After the sector erase command has successfully launched, the CCIF flag in the FSTAT register will set after the sector erase operation has completed unless a second command has been buffered. Figure 3-28. Example Sector Erase Command Flow #### 3.4.1.3.5 Mass Erase Command The mass erase command is used to erase a Flash memory block using an embedded algorithm. If the Flash block to be erased contains any protected area, the PVIOL flag in the FSTAT register will set and the mass erase command will not launch. After the mass erase command has successfully launched, the CCIF flag in the FSTAT register will set after the mass erase operation has completed unless a second command has been buffered. Figure 3-29. Example Mass Erase Command Flow #### 3.4.1.3.6 Sector Erase Abort Command The sector erase abort command is used to terminate the sector erase operation so that other sectors in the Flash block are available for read and program operations without waiting for the sector erase operation to complete. If the sector erase abort command is launched resulting in the early termination of an active sector erase operation, the ACCERR flag will set after the operation completes as indicated by the CCIF flag being set. The ACCERR flag sets to inform the user that the sector may not be fully erased and a new sector erase command must be launched before programming any location in that specific sector. If the sector erase abort command is launched but the active sector erase operation completes normally, the ACCERR flag will not set upon completion of the operation as indicated by the CCIF flag being set. Therefore, if the ACCERR flag is not set after the sector erase abort command has completed, the sector being erased when the abort command was launched is fully erased. The maximum number of cycles required to abort a sector erase operation is equal to four FCLK periods (see Section 3.4.1.1, "Writing the FCLKDIV Register") plus five bus cycles as measured from the time the CBEIF flag is cleared until the CCIF flag is set. #### NOTE Since the ACCERR bit in the FSTAT register may be set at the completion of the sector erase abort operation, a command write sequence is not allowed to be buffered behind a sector erase abort command write sequence. The CBEIF flag will not set after launching the sector erase abort command to indicate that a command must not be buffered behind it. If an attempt is made to start a new command write sequence with a sector erase abort operation active, the ACCERR flag in the FSTAT register will be set. A new command write sequence may be started after clearing the ACCERR flag, if set. #### NOTE The sector erase abort command must be used sparingly because a sector erase operation that is aborted counts as a complete program/erase cycle. Figure 3-30. Example Sector Erase Abort Command Flow MC9S12KT256 Data Sheet, Rev. 1.16 153 Freescale Semiconductor ## 3.4.1.4 Illegal Flash Operations The ACCERR flag will be set during the command write sequence if any of the following illegal steps are performed, causing the command write sequence to immediately abort: - 1. Writing to a Flash address before initializing the FCLKDIV register. - 2. Writing to a Flash address in the range 0x8000–0xBFFF when the PPAGE register does not select a 16 Kbyte page in the Flash block selected by the BKSEL bit in the FCNFG register. - 3. Writing to a Flash address in the range 0x4000–0x7FFF or 0xC000–0xFFFF with the BKSEL bit in the FCNFG register not selecting Flash block 0. - 4. Writing a byte or misaligned word to a valid Flash address. - 5. Starting a command write sequence while a data compress operation is active. - 6. Starting a command write sequence while a sector erase abort operation is active. - 7. Writing a second word to a Flash address in the same command write sequence. - 8. Writing to any Flash register other than FCMD after writing a word to a Flash address. - 9. Writing a second command to the FCMD register in the same command write sequence. - 10. Writing an invalid command to the FCMD register. - 11. When security is enabled, writing a command other than mass erase to the FCMD register when the write originates from a non-secure memory location or from the Background Debug Mode. - 12. Writing to any Flash register other than FSTAT (to clear CBEIF) after writing to the FCMD register. - 13. Writing a 0 to the CBEIF flag in the FSTAT register to abort a command write sequence. The ACCERR flag will not be set if any Flash register is read during a valid command write sequence. The ACCERR flag will also be set if any of the following events occur: - 1. Launching the sector erase abort command while a sector erase operation is active which results in the early termination of the sector erase operation (see Section 3.4.1.3.6, "Sector Erase Abort Command") - 2. A double bit fault is detected in any of the following Flash operations: - a) Array read - b) Erase Verify - c) Data Compress - d) Reset Sequence Array Read (Configuration Field) - 3. The MCU enters stop mode and a program or erase operation is in progress. The operation is aborted immediately and any pending command is purged (see Section 3.5.2, "Stop Mode"). If the Flash memory is read during execution of an algorithm (i.e., CCIF flag in the FSTAT register is low), the read operation will return invalid data and the ACCERR flag will not be set. If the ACCERR flag is set in any of the banked FSTAT registers, the user must clear the ACCERR flag in all of the banked FSTAT registers before starting another command write sequence (see Section 3.3.2.7, "Flash Status Register (FSTAT)"). The PVIOL flag will be set after the command is written to the FCMD register during a command write sequence if any of the following illegal operations are attempted, causing the command write sequence to immediately abort: - 1. Writing the program command if the address written in the command write sequence was in a protected area of the Flash memory. - 2. Writing the sector erase command if the address written in the command write sequence was in a protected area of the Flash memory. - 3. Writing the mass erase command while any Flash protection is enabled. If the PVIOL flag is set in any of the banked FSTAT registers, the user must clear the PVIOL flag in all of the banked FSTAT registers before starting another command write sequence (see Section 3.3.2.7, "Flash Status Register (FSTAT)"). ## 3.5 Operating Modes #### 3.5.1 Wait Mode If a command is active (CCIF = 0) when the MCU enters wait mode, the active command and any buffered command will be completed. The Flash module can recover the MCU from wait mode if the CBEIF and CCIF interrupts are enabled (Section 3.8, "Interrupts"). ## 3.5.2 Stop Mode If a command is active (CCIF = 0) when the MCU enters stop mode, the operation will be aborted and, if the operation is program or erase, the Flash array data being programmed or erased may be corrupted and the CCIF and ACCERR flags will be set. If active, the high voltage circuitry to the Flash memory will immediately be switched off when entering stop mode. Upon exit from stop mode, the CBEIF flag is set and any buffered command will not be launched. The ACCERR flag must be cleared before starting a command write sequence (see Section 3.4.1.2, "Command Write Sequence"). #### NOTE As active commands are immediately aborted when the MCU enters stop mode, it is strongly recommended that the user does not use the STOP instruction during program or erase operations. ## 3.5.3 Background Debug Mode In background debug mode (BDM), the FPROT register is writable. If the MCU is unsecured, then all Flash commands listed in Table 3-21 can be executed. ## 3.6 Flash Module Security The Flash module provides the necessary security information to the MCU. After each reset, the Flash module determines the security state of the MCU as defined in Section 3.3.2.2, "Flash Security Register (FSEC)". The contents of the Flash security byte at 0xFF0F in the Flash configuration field must be changed directly by programming 0xFF0F when the MCU is unsecured and the higher address sector is unprotected. If the Flash security byte remains in a secured state, any reset will cause the MCU to initialize to a secure operating mode. ## 3.6.1 Unsecuring the MCU using Backdoor Key Access The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (four 16-bit words programmed at addresses 0xFF00–0xFF07). If the KEYEN[1:0] bits are in the enabled state (see Section 3.3.2.2, "Flash Security Register (FSEC)") and the KEYACC bit is set, a write to a backdoor key address in the Flash memory triggers a comparison between the written data and the backdoor key data stored in the Flash memory. If all four words of data are written to the correct addresses in the correct order and the data matches the backdoor keys stored in the Flash memory, the MCU will be unsecured. The data must be written to the backdoor keys sequentially starting with 0xFF00–0xFF01 and ending with 0xFF06–0xFF07. 0x0000 and 0xFFFF are not permitted as backdoor keys. While the KEYACC bit is set, reads of the Flash memory will return invalid data. The user code stored in the Flash memory must have a method of receiving the backdoor key from an external stimulus. This external stimulus would typically be through one of the on-chip serial ports. If the KEYEN[1:0] bits are in the enabled state (see Section 3.3.2.2, "Flash Security Register (FSEC)"), the MCU can be unsecured by the backdoor access sequence described below: - 1. Set the KEYACC bit in the Flash configuration register (FCNFG). - 2. Write the correct four 16-bit words to Flash addresses 0xFF00–0xFF07 sequentially starting with 0xFF00. - 3. Clear the KEYACC bit. - 4. If all four 16-bit words match the backdoor keys stored in Flash addresses 0xFF00–0xFF07, the MCU is unsecured and the SEC[1:0] bits in the FSEC register are forced to the unsecure state of 1:0. The backdoor key access sequence is monitored by an internal security state machine. An illegal operation during the backdoor key access sequence will cause the security state machine to lock, leaving the MCU in the secured state. A reset of the MCU will cause the security state machine to exit the lock state and allow a new backdoor key access sequence to be attempted. The following operations during the backdoor key access sequence will lock the security state machine: - 1. If any of the four 16-bit words does not match the backdoor keys programmed in the Flash array. Double bit faults detected while reading the backdoor keys from the Flash array are ignored. - 2. If the four 16-bit words are written in the wrong sequence. - 3. If more than four 16-bit words are written. - 4. If any of the four 16-bit words written are 0x0000 or 0xFFFF. MC9S12KT256 Data Sheet, Rev. 1.16 - 5. If the KEYACC bit does not remain set while the four 16-bit words are written. - 6. If any two of the four 16-bit words are written on successive MCU clock cycles. After the backdoor keys have been correctly matched, the MCU will be unsecured. After the MCU is unsecured, the Flash security byte can be programmed to the unsecure state, if desired. In the unsecure state, the user has full control of the contents of the backdoor keys by programming addresses 0xFF00–0xFF07 in the Flash configuration field. The security as defined in the Flash security byte (0xFF0F) is not changed by using the backdoor key access sequence to unsecure. The backdoor keys stored in addresses 0xFF00–0xFF07 are unaffected by the backdoor key access sequence. After the next reset of the MCU, the security state of the Flash module is determined by the Flash security byte (0xFF0F). The backdoor key access sequence has no effect on the program and erase protections defined in the Flash protection register. It is not possible to unsecure the MCU in special single-chip mode by using the backdoor key access sequence via the background debug mode (BDM). ## 3.6.2 Unsecuring the Flash Module in Special Single-Chip Mode using BDM The MCU can be unsecured in special single-chip mode by erasing the Flash module by the following method: • Reset the MCU into special single-chip mode, delay while the erase test is performed by the BDM secure ROM, send BDM commands to disable protection in the Flash module, and execute a mass erase command write sequence to erase the Flash memory. After the CCIF flag sets to indicate that the mass operation has completed, reset the MCU into special single-chip mode. The BDM secure ROM will verify that the Flash memory is erased and will assert the UNSEC bit in the BDM status register. This BDM action will cause the MCU to override the Flash security state and the MCU will be unsecured. All BDM commands will be enabled and the Flash security byte may be programmed to the unsecure state by the following method: • Send BDM commands to execute a word program sequence to program the Flash security byte to the unsecured state and reset the MCU. #### 3.7 Resets ## 3.7.1 Flash Reset Sequence On each reset, the Flash module executes a reset sequence to hold CPU activity while loading the following registers from the Flash memory according to Table 3-2: - FPROT Flash Protection Register (see Section 3.3.2.5). If a double bit fault is detected during the read of the protection field as part of the reset sequence, the FPOPEN bit in the FPROT register will be clear and remaining bits will be set leaving the Flash block fully protected from program and erase. - FCTL Flash Control Register (see Section 3.3.2.9). #### Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2) If a double bit fault is detected during the read of the nonvolatile byte as part of the reset sequence, all bits in the FCTL register will be set. FSEC — Flash Security Register (see Section 3.3.2.2). If a double bit fault is detected during the read of the security field as part of the reset sequence, all bits in the FSEC register will be set leaving the Flash module in a secure state with Backdoor Key Access disabled. If a double bit fault is detected during array reads as part of the reset sequence, the ACCERR flag will set in the FSTAT register of all banks. #### 3.7.2 Reset While Flash Command Active If a reset occurs while any Flash command is in progress, that command will be immediately aborted. The state of the word being programmed or the sector / block being erased is not guaranteed. ## 3.8 Interrupts The Flash module can generate an interrupt when all Flash command operations have completed, when the Flash address, data, and command buffers are empty, or when a Flash array read or operation has detected a double bit fault. | Interrupt Source | Interrupt Flag | Local Enable | Global (CCR)<br>Mask | |------------------------------------------------------------------|---------------------------|---------------------------|----------------------| | Flash Address, Data and Command<br>Buffers empty | CBEIF<br>(FSTAT register) | CBEIE<br>(FCNFG register) | I-Bit | | All Flash commands completed | CCIF<br>(FSTAT register) | CCIE<br>(FCNFG register) | I-Bit | | Flash array read or verify operation detected a double bit fault | DFDIF<br>(FSTAT register) | DFDIE<br>(FCNFG register) | I-Bit | **Table 3-22. Flash Interrupt Sources** #### NOTE Vector addresses and their relative interrupt priority are determined at the MCU level. ## 3.8.1 Description of Flash Interrupt Operation The logic used for generating interrupts is shown in Figure 3-31. The Flash module uses the CBEIF and CCIF flags in combination with the CBIE and CCIE enable bits to generate the Flash command interrupt request. The Flash module uses the DFDIF flag in combination with the DFDIE enable bit to generate the Flash double fault detect interrupt request. 158 Freescale Semiconductor MC9S12KT256 Data Sheet, Rev. 1.16 Figure 3-31. Flash Interrupt Implementation For a detailed description of the register bits, refer to Section 3.3.2.4, "Flash Configuration Register (FCNFG)" and Section 3.3.2.7, "Flash Status Register (FSTAT)". # Chapter 4 4 Kbyte EEPROM Module (S12EETS4KV2) ### 4.1 Introduction This document describes the EETS4K module which is a 4 Kbyte EEPROM (nonvolatile) memory. The EETS4K block uses a small sector Flash memory to emulate EEPROM functionality. It is an array of electrically erasable and programmable, nonvolatile memory. The EEPROM memory is organized as 2048 rows of 2 bytes (1 word). The EEPROM memory's erase sector size is 2 rows or 2 words (4 bytes). The EEPROM memory may be read as either bytes, aligned words, or misaligned words. Read access time is one bus cycle for byte and aligned word, and two bus cycles for misaligned words. Program and erase functions are controlled by a command driven interface. Both sector erase and mass erase of the entire EEPROM memory are supported. An erased bit reads 1 and a programmed bit reads 0. The high voltage required to program and erase is generated internally by on-chip charge pumps. It is not possible to read from the EEPROM memory while it is being erased or programmed. The EEPROM memory is ideal for data storage for single-supply applications allowing for field reprogramming without requiring external programming voltage sources. #### CAUTION An EEPROM word must be in the erased state before being programmed. Cumulative programming of bits within a word is not allowed. ## 4.1.1 Glossary **Command Write Sequence** — A three-step MCU instruction sequence to program, erase, or erase verify the EEPROM. #### 4.1.2 Features - 4 Kbytes of EEPROM memory - Minimum erase sector of 4 bytes - Automated program and erase algorithms - Interrupts on EEPROM command completion and command buffer empty - Fast sector erase and word program operation - 2-stage command pipeline - Flexible protection scheme for protection against accidental program or erase - Single power supply program and erase ## 4.1.3 Modes of Operation Program and erase operation (please refer to Section 4.4.1 for details). ## 4.1.4 Block Diagram Figure 4-1 shows a block diagram of the EETS4K module. Figure 4-1. EETS4K Block Diagram ## 4.2 External Signal Description The EETS4K module contains no signals that connect off chip. ## 4.3 Memory Map and Register Definition This section describes the EETS4K memory map and registers. ## 4.3.1 Module Memory Map Figure 4-2 shows the EETS4K memory map. Location of the EEPROM array in the MCU memory map is defined in the Device Overview chapter and is reflected in the INITEE register contents defined in the INT block description chapter. Shown within the EEPROM array are: a protection/reserved field and user-defined EEPROM protected sectors. The 16-byte protection/reserved field is located in the EEPROM array from address 0x0FF0 to 0x0FFF. A description of this protection/reserved field is given in Table 4-1. | Table 4-1. EEPROM Protection/Reserved | d Field | |---------------------------------------|---------| |---------------------------------------|---------| | Address Offset | Size<br>(Bytes) | Description | |-----------------|-----------------|------------------------| | 0x0FF0 - 0x0FFC | 13 | Reserved | | 0x0FFD | 1 | EEPROM protection byte | | 0x0FFE – 0x0FFF | 2 | Reserved | The EEPROM module has hardware interlocks which protect data from accidental corruption. A protected sector is located at the higher address end of the EEPROM array, just below address 0x0FFF. The protected sector in the EEPROM array can be sized from 64 bytes to 512 bytes. In addition, the EPOPEN bit in the EPROT register, described in Section 4.3.2.5, "EEPROM Protection Register (EPROT)", can be set to globally protect the entire EEPROM array. Chip security is defined at the MCU level. Figure 4-2. EEPROM Memory Map MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 4 4 Kbyte EEPROM Module (S12EETS4KV2) The EEPROM module also contains a set of 12 control and status registers located in address space module base + 0x0000 to module base + 0x000B. Table 4-2 gives an overview of all EETS4K registers. Table 4-2. EEPROM Register Map | Module<br>Base + | Register Name | Normal Mode<br>Access | |------------------|-----------------------------------------|-----------------------| | 0x0000 | EEPROM Clock Divider Register (ECLKDIV) | R/W | | 0x0001 | RESERVED1 <sup>1</sup> | R | | 0x0002 | RESERVED2 <sup>1</sup> | R | | 0x0003 | EEPROM Configuration Register (ECNFG) | R/W | | 0x0004 | EEPROM Protection Register (EPROT) | R/W | | 0x0005 | EEPROM Status Register (ESTAT) | R/W | | 0x0006 | EEPROM Command Register (ECMD) | R/W | | 0x0007 | RESERVED3 <sup>1</sup> | R | | 0x0008 | EEPROM High Address Register (EADDRHI) | R/W | | 0x0009 | EEPROM Low Address Register (EADDRLO) | R/W | | 0x000A | EEPROM High Data Register (EDATAHI) | R/W | | 0x000B | EEPROM Low Data Register (EDATALO) | R/W | <sup>&</sup>lt;sup>1</sup> Intended for factory test purposes only. ## 4.3.2 Register Descriptions Figure 4-3. EETS4K Register Summary ## 4.3.2.1 EEPROM Clock Divider Register (ECLKDIV) The ECLKDIV register is used to control timed events in program and erase algorithms. #### Chapter 4 4 Kbyte EEPROM Module (S12EETS4KV2) Module Base + 0x0000 Figure 4-4. EEPROM Clock Divider Register (ECLKDIV) All bits in the ECLKDIV register are readable while bits 6-0 are write once and bit 7 is not writable. **Table 4-3. ECLKDIV Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>EDIVLD | Clock Divider Loaded 0 Register has not been written. 1 Register has been written to since the last reset. | | 6<br>PRDIV8 | Enable Prescaler by 8 0 The oscillator clock is directly fed into the ECLKDIV divider. 1 The oscillator clock is divided by 8 before feeding into the clock divider. | | 5:0<br>EDIV[5:0] | Clock Divider Bits — The combination of PRDIV8 and EDIV[5:0] must divide the oscillator clock down to a frequency of 150 kHz – 200 kHz. The maximum divide ratio is 512. Please refer to Section 4.4.1.1, "Writing the ECLKDIV Register" for more information. | #### 4.3.2.2 **RESERVED1** This register is reserved for factory testing and is not accessible to the user. Module Base + 0x0001 Figure 4-5. RESERVED1 All bits read 0 and are not writable. ## 4.3.2.3 **RESERVED2** This register is reserved for factory testing and is not accessible to the user. #### Module Base + 0x0002 Figure 4-6. RESERVED2 All bits read 0 and are not writable. ## 4.3.2.4 EEPROM Configuration Register (ECNFG) The ECNFG register enables the EEPROM interrupts. Module Base + 0x0003 Figure 4-7. EEPROM Configuration Register (ECNFG) CBEIE and CCIE bits are readable and writable while bits 5-0 read 0 and are not writable. **Table 4-4. ECNFG Field Descriptions** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CBEIE | Command Buffer Empty Interrupt Enable — The CBEIE bit enables the interrupts in case of an empty command buffer in the EEPROM. O Command buffer empty interrupts disabled. An interrupt will be requested whenever the CBEIF flag is set (see Section 4.3.2.6, "EEPROM Status Register (ESTAT)"). | | 6<br>CCIE | Command Complete Interrupt Enable — The CCIE bit enables the interrupts in case of all commands being completed in the EEPROM. 0 Command complete interrupts disabled. 1 An interrupt will be requested whenever the CCIF flag is set (see Section 4.3.2.6, "EEPROM Status Register (ESTAT)"). | ## 4.3.2.5 EEPROM Protection Register (EPROT) The EPROT register defines which EEPROM sectors are protected against program or erase. #### Chapter 4 4 Kbyte EEPROM Module (\$12EET\$4KV2) Module Base + 0x0004 EP[2:0] Table 4-6. Figure 4-8. EEPROM Protection Register (EPROT) The EPROT register is loaded from EEPROM array address 0x0FFD during reset, as indicated by the F in Figure 4-8. All bits in the EPROT register are readable. Bits NV[6:4] are not writable. The EPOPEN and EPDIS bits in the EPROT register can only be written to the protected state (i.e., 0). The EP[2:0] bits can be written anytime until bit EPDIS is cleared. If the EPOPEN bit is cleared, then the state of the EPDIS and EP[2:0] bits is irrelevant. To change the EEPROM protection that will be loaded on reset, the upper sector of EEPROM must first be unprotected, then the EEPROM protect byte located at address 0x0FFD must be written to. A protected EEPROM sector is disabled by the EPDIS bit while the size of the protected sector is defined by the EP bits in the EPROT register. Trying to alter any of the protected areas will result in a protect violation error and PVIOL flag will be set in the ESTAT register. A mass erase of a whole EEPROM block is only possible when protection is fully disabled by setting the EPOPEN and EPDIS bits. An attempt to mass erase an EEPROM block while protection is enabled will set the PVIOL flag in the ESTAT register. Field Description **Opens EEPROM for Program or Erase EPOPEN** 0 The whole EEPROM array is protected. In this case, the EPDIS and EP bits within the protection register are 1 The EEPROM sectors not protected are enabled for program or erase. **Nonvolatile Flag Bits** — These three bits are available to the user as nonvolatile flags. 6:4 NV[6:4] **EEPROM Protection Address Range Disable** — The EPDIS bit determines whether there is a protected area **EPDIS** in the space of the EEPROM address map. 0 Protection enabled 1 Protection disabled 2:0 **EEPROM Protection Address Size** — The EP[2:0] bits determine the size of the protected sector. Refer to **Table 4-5. EPROT Field Descriptions** | EP[2:0] | Protected<br>Address Range | Protected Size | |---------|----------------------------|----------------| | 000 | 0x0FC0-0x0FFF | 64 bytes | | 001 | 0x0F80-0x0FFF | 128 bytes | | 010 | 0x0F40-0x0FFF | 192 bytes | | 011 | 0x0F00-0x0FFF | 256 bytes | | 100 | 0x0EC0-0x0FFF | 320 bytes | | 101 | 0x0E80-0x0FFF | 384 bytes | | 110 | 0x0E40-0x0FFF | 448 bytes | | 111 | 0x0E00-0x0FFF | 512 bytes | Table 4-6. EEPROM Address Range Protection ## 4.3.2.6 EEPROM Status Register (ESTAT) The ESTAT register defines the EEPROM state machine command status and EEPROM array access, protection and erase verify status. Figure 4-9. EEPROM Status Register (ESTAT - Normal Mode) Figure 4-10. EEPROM Status Register (ESTAT - Special Mode) CBEIF, PVIOL, and ACCERR bits are readable and writable, CCIF and BLANK bits are readable but not writable, remaining bits read 0 and are not writable in normal mode. FAIL is readable and writable in special mode. FAIL must be clear when starting a command write sequence. DONE is readable but not writable in special mode. **Table 4-7. ESTAT Field Descriptions** | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CBEIF | Command Buffer Empty Interrupt Flag — The CBEIF flag indicates that the address, data, and command buffers are empty so that a new command sequence can be started. The CBEIF flag is cleared by writing a 1 to CBEIF. Writing a 0 to the CBEIF flag has no effect on CBEIF. Writing a 0 to CBEIF after writing an aligned word to the EEPROM address space but before CBEIF is cleared will abort a command sequence and cause the ACCERR flag in the ESTAT register to be set. Writing a 0 to CBEIF outside of a command sequence will not set the ACCERR flag. The CBEIF flag is used together with the CBEIE bit in the ECNFG register to generate an interrupt request. O Buffers are full Buffers are ready to accept a new command | | 6<br>CCIF | Command Complete Interrupt Flag — The CCIF flag indicates that there are no more commands pending. The CCIF flag is cleared when CBEIF is cleared and sets automatically upon completion of all active and pending commands. The CCIF flag does not set when an active command completes and a pending command is fetched from the command buffer. Writing to the CCIF flag has no effect. The CCIF flag is used together with the CCIE bit in the ECNFG register to generate an interrupt request. O Command in progress All commands are completed | | 5<br>PVIOL | Protection Violation — The PVIOL flag indicates an attempt was made to program or erase an address in a protected EEPROM memory area (Section 4.4.1.4, "Illegal EEPROM Operations"). The PVIOL flag is cleared by writing a 1 to PVIOL. Writing a 0 to the PVIOL flag has no effect on PVIOL. While PVIOL is set, it is not possible to launch another command in the EEPROM. O No failure 1 A protection violation has occurred | | 4<br>ACCERR | <b>EEPROM Access Error</b> — The ACCERR flag indicates an illegal access to the selected EEPROM array (Section 4.4.1.4, "Illegal EEPROM Operations). This can be either a violation of the command sequence, issuing an illegal command (illegal combination of the CMDBx bits in the ECMD register) or the execution of a CPU STOP instruction while a command is executing (CCIF = 0). The ACCERR flag is cleared by writing a 1 to ACCERR. Writing a 0 to the ACCERR flag has no effect on ACCERR. While ACCERR is set, it is not possible to launch another command in the EEPROM. O No failure Access error has occurred | | 2<br>BLANK | Array Has Been Verified as Erased — The BLANK flag indicates that an erase verify command has checked the EEPROM array and found it to be erased. The BLANK flag is cleared by hardware when CBEIF is cleared as part of a new valid command sequence. Writing to the BLANK flag has no effect on BLANK. O If an erase verify command has been requested and the CCIF flag is set, then a 0 in BLANK indicates array is not erased 1 EEPROM array verifies as erased | | 1<br>FAIL | Flag Indicating a Failed EEPROM Operation — The FAIL flag will set if the erase verify operation fails (EEPROM block verified as not erased). The FAIL flag is cleared writing a 1 to FAIL. Writing a 0 to the FAIL flag has no effect on FAIL. 0 EEPROM operation completed without error 1 EEPROM operation failed | | 0<br>DONE | Flag Indicating a Completed EEPROM Operation 0 EEPROM operation is active (program, erase, erase verify) 1 EEPROM operation not active | ## 4.3.2.7 **EEPROM Command Register (ECMD)** The ECMD register defines the EEPROM commands. #### Module Base + 0x0006 Figure 4-11. EEPROM Command Register (ECMD) CMDB6, CMDB5, CMDB2, and CMDB0 bits are readable and writable during a command sequence while bits 7, 4, 3, and 1 read 0 and are not writable. Table 4-8. ECMD Field Descriptions | Field | Description | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 ' ' ' | <b>EEPROM Command</b> — Valid EEPROM commands are shown in Table 4-9. Any other command written than those mentioned in Table 4-9 sets the ACCERR bit in the ESTAT register. | Table 4-9. Valid EEPROM Command List | Command | Meaning | | |---------|---------------|--| | 0x05 | Erase verify | | | 0x20 | Word program | | | 0x40 | Sector erase | | | 0x41 | Mass erase | | | 0x60 | Sector modify | | #### 4.3.2.8 **RESERVED3** This register is reserved for factory testing and is not accessible to the user. Module Base + 0x0007 Figure 4-12. RESERVED3 All bits read 0 and are not writable. ## 4.3.2.9 EEPROM Address Register (EADDR) EADDRHI and EADDRLO are the EEPROM address registers. Figure 4-13. EEPROM Address High Register (EADDRHI) In normal modes, all EADDRHI and EADDRLO bits read 0 and are not writable. In special modes, all EADDRHI and EADDRLO bits are readable and writable except EADDRHI[7:3] which are not writable and always read 0. For sector erase, the MCU address bits AB[1:0] are ignored. For mass erase, any address within the block is valid to start the command. ## 4.3.2.10 **EEPROM Data Register (EDATA)** EDATAHI and EDATALO are the EEPROM data registers. In normal modes, all EDATAHI and EDATALO bits read 0 and are not writable. In special modes, all EDATAHI and EDATALO bits are readable and writable. ## 4.4 Functional Description ## 4.4.1 Program and Erase Operation Write and read operations are both used for the program and erase algorithms described in this subsection. These algorithms are controlled by a state machine whose timebase, EECLK, is derived from the oscillator clock via a programmable divider. The command register as well as the associated address and data registers operate as a buffer and a register (2-stage FIFO) so that a new command along with the necessary data and address can be stored to the buffer while the previous command is remains in progress. The pipelined operation allows a simplification of command launching. Buffer empty as well as command completion are signalled by flags in the EEPROM status register. Interrupts for the EEPROM will be generated if enabled. The next four subsections describe: - How to write the ECLKDIV register. - Command write sequences used to program, erase, and verify the EEPROM memory. - Valid EEPROM commands. - Errors resulting from illegal EEPROM operations. ## 4.4.1.1 Writing the ECLKDIV Register Prior to issuing any program or erase command, it is first necessary to write the ECLKDIV register to divide the oscillator down to within 150 kHz to 200 kHz range. The program and erase timings are also a function of the bus clock, such that the ECLKDIV determination must take this information into account. If we define: - EECLK as the clock of the EEPROM timing control block - Tbus as the period of the bus clock - INT(x) as taking the integer part of x (e.g., INT(4.323)=4), then ECLKDIV register bits PRDIV8 and EDIV[5:0] are to be set as described in Figure 4-17. For example, if the oscillator clock is 950 kHz and the bus clock is 10 MHz, ECLKDIV bits EDIV[5:0] must be set to 4 (binary 000100) and bit PRDIV8 set to 0. The resulting EECLK is then 190 kHz. As a result, the EEPROM algorithm timings are increased over optimum target by: $$(200 - 190)/200 \times 100 = 5\%$$ Command execution time will increase proportionally with the period of EECLK. #### CAUTION Because of the impact of clock synchronization on the accuracy of the functional timings, programming or erasing the EEPROM cannot be performed if the bus clock runs at less than 1 MHz. Programming the EEPROM with an oscillator clock < 150 kHz must be avoided. Setting ECLKDIV to a value such that EECLK < 150 kHz can reduce the lifetime of the EEPROM due to overstress. Setting ECLKDIV to a value such that (1/EECLK+Tbus) < 5 $\mu$ s can result in incomplete programming or erasure of the memory array cells. If the ECLKDIV register is written, the bit EDIVLD is set automatically. If this bit is 0, the register has not been written since the last reset. EEPROM commands will not be executed if this register has not been written to. Figure 4-17. PRDIV8 and EDIV Bits Determination Procedure ## 4.4.1.2 Command Write Sequence The EEPROM command controller is used to supervise the command write sequence to execute program, erase, mass erase, sector modify, and erase verify operations. Before starting a command write sequence, it is necessary to check that there is no pending access error or protection violation (the ACCERR and PVIOL flags must be cleared in the ESTAT register). After this initial step, the CBEIF flag must be tested to ensure that the address, data and command buffers are empty. If so, the command sequence can be started. The following 3-step command write sequence must be strictly adhered to and no intermediate access to the EEPROM array is permitted between the 3 steps. It is possible to read any EEPROM register during a command sequence. The command write sequence is as follows: - 1. Write an aligned word to be to a valid EEPROM array address. The address and data will be stored in internal buffers. - For program and sector modify, all address and data bits are valid. - For erase, the value of the data bytes are ignored. - For mass erase and erase verify, the address can be anywhere in the available address space of the array. - For sector erase, the address bits[1:0] are ignored. - 2. Write a valid command, listed in Table 4-10, to the ECMD register. - 3. Clear the CBEIF flag by writing a 1 to CBEIF to launch the command. When the CBEIF flag is cleared, the CCIF flag is cleared by hardware indicating that the command was successfully launched. The CBEIF flag will be set again indicating the address, data, and command buffers are ready for a new command write sequence to begin. The completion of the command is indicated by the CCIF flag setting. The CCIF flag only sets when all active and pending commands have been completed. The EEPROM command controller will flag errors in command write sequences by means of the ACCERR (access error) and PVIOL (protection violation) flags in the ESTAT register. An erroneous command write sequence will abort and set the appropriate flag. If set, the user must clear the ACCERR or PVIOL flags before commencing another command write sequence. By writing a 0 to the CBEIF flag the command sequence can be aborted after the word write to the EEPROM address space or after writing a command to the ECMD register and before the command is launched. Writing a 0 to the CBEIF flag in this way will set the ACCERR flag. A summary of the launching of a program operation is shown in Figure 4-18. For other operations, the user writes the appropriate command to the ECMD register. Figure 4-18. Example Program Command Flow #### 4.4.1.3 Valid EEPROM Commands Table 4-10 summarizes the valid EEPROM commands. Also shown are the effects of the commands on the EEPROM array. **Table 4-10. Valid EEPROM Commands** | ECMD | Meaning | Function on EEPROM Array | |------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x05 | Erase Verify | Verify all memory bytes of the EEPROM array are erased. If the array is erased, the BLANK bit will set in the ESTAT register upon command completion. | | 0x20 | Program | Program a word (two bytes). | | 0x40 | Sector Erase | Erase two words (four bytes) of EEPROM array. | | 0x41 | Mass Erase | Erase all of the EEPROM array. A mass erase of the full array is only possible when EPDIS and EPOPEN are set. | | 0x60 | Sector Modify | Erase two words of EEPROM, re-program one word. | #### **CAUTION** An EEPROM word must be in an erased state before being programmed. Cumulative programming of bits within a word is not allowed. The sector modify command (0x60) is a two-step command which first erases a sector (2 words) of the EEPROM array and then re-programs one of the words in that sector. The EEPROM sector which is erased by the sector modify command is the sector containing the address of the aligned array write which starts the valid command sequence. That same address is re-programmed with the data which is written. By launching a sector modify command and then pipelining a program command it is possible to completely replace the contents of an EEPROM sector. ## 4.4.1.4 Illegal EEPROM Operations The ACCERR flag will be set during the command write sequence if any of the following illegal operations are performed causing the command write sequence to immediately abort: - 1. Writing to the EEPROM address space before initializing ECLKDIV. - 2. Writing a misaligned word or a byte to the valid EEPROM address space. - 3. Writing to the EEPROM address space while CBEIF is not set. - 4. Writing a second word to the EEPROM address space before executing a program or erase command on the previously written word. - 5. Writing to any EEPROM register other than ECMD after writing a word to the EEPROM address space. - 6. Writing a second command to the ECMD register before executing the previously written command. - 7. Writing an invalid command to the ECMD register in normal mode. - 8. Writing to any EEPROM register other than ESTAT (to clear CBEIF) after writing to the command register (ECMD). MC9S12KT256 Data Sheet, Rev. 1.16 179 - 9. The part enters stop mode and a program or erase command is in progress. The command is aborted and any pending command is killed. - 10. A 0 is written to the CBEIF bit in the ESTAT register. The ACCERR flag will not be set if any EEPROM register is read during the command sequence. If the EEPROM array is read during execution of an algorithm (i.e., CCIF bit in the ESTAT register is low), the read will return non-valid data and the ACCERR flag will not be set. When an ACCERR flag is set in the ESTAT register, the command state machine is locked. It is not possible to launch another command until the ACCERR flag is cleared. The PVIOL flag will be set during the command write sequence after the word write to the EEPROM address space and the command sequence will be aborted if any of the following illegal operations are performed. - 1. Writing a EEPROM address to program in a protected area of the EEPROM. - 2. Writing a EEPROM address to erase in a protected area of the EEPROM. - 3. Writing the mass erase command to ECMD while any protection is enabled. When the PVIOL flag is set in the ESTAT register the command state machine is locked. It is not possible to launch another command until the PVIOL flag is cleared. ## 4.5 Operating Modes ## 4.5.1 Wait Mode If an EEPROM command is active (CCIF = 0) when the MCU enters wait mode, that command and any pending command will be completed. The EETS4K module can recover the MCU from wait mode if the interrupts are enabled (see Section 4.7, "Interrupts"). ## 4.5.2 Stop Mode If a command is active (CCIF = 0) when the MCU enters stop mode, the operation will be aborted and if the operation is program, erase, or sector modify, the data being programmed or erased may be corrupted and the CCIF and ACCERR flags will be set. If active, the high voltage circuitry to the EEPROM array will be switched off when entering stop mode. Upon exit from stop mode, the CBEIF flag is set and any pending command will not be launched. The ACCERR flag must be cleared before starting a new command write sequence. #### **NOTE** As active commands are immediately aborted when the MCU enters stop mode, it is strongly recommended that the user does not use the STOP instruction during program, erase, or sector modify operations. ## 4.5.3 Background Debug Mode In background debug mode (BDM), the EPROT register is writable. If the chip is unsecured then all EEPROM commands listed in Table 4-10 can be executed. If the chip is secured in special single-chip mode, then the only possible command to execute is mass erase. ## 4.6 Resets If a reset occurs while any EEPROM command is in progress, that command will be immediately aborted. The state of the word being programmed or the sector / block being erased is not guaranteed. ## 4.7 Interrupts The EEPROM module can generate an interrupt when all EEPROM commands are completed or the address, data, and command buffers are empty. **Interrupt Source** Interrupt Flag **Local Enable** Global (CCR) Mask EEPROM address, data and **CBEIF CBEIE** I Bit command buffers empty (ESTAT register) All commands are completed **CCIF** CCIE I Bit on EEPROM (ESTAT register) **Table 4-11. EEPROM Interrupt Sources** #### NOTE Vector addresses and their relative interrupt priority are determined at the MCU level. For a detailed description of the register bits, refer to Section 4.3.2.4, "EEPROM Configuration Register (ECNFG)" and Section 4.3.2.6, "EEPROM Status Register (ESTAT)". # **Chapter 5 Port Integration Module (PIM9KT256V1)** #### 5.1 Introduction The Port Integration Module (PIM) establishes the interface between the peripheral modules and the I/O pins for ports H, J, M, P, S and T. This section covers: - Port H associated with the two SPI modules SPI1 and SPI2. These ports can also be used as external interrupt sources. - Port J associated with 1 IIC module and the CAN4 module, which can also be used as an external interrupt source - Port M associated with 3 CAN modules CAN0, CAN1 and CAN4, the SPI module associated with port S - Port P connected to either the PWM or the two SPI modules associated with Port H, which also can be used as an external interrupt source - Port S associated with 2 SCI and 1 SPI module - Port T connected to TIM module Each I/O pin can be configured by several registers in order to select data direction and drive strength, to enable and select pull-up or pull-down resistors. On certain pins also interrupts can be enabled which result in status flags. The I/O's of 2 CAN and all 3 SPI modules can be routed from their default location to determined pins. #### 5.1.1 Features A standard port has the following minimum features: - Input/output selection - 3.3V/5V output drive with two selectable drive strength - 3.3V/5V digital and analog input - Input with selectable pull-up or pull-down device #### Optional features: - Open drain for wired-OR connections - Interrupt inputs with glitch filtering ## 5.1.2 Block Diagram Figure 5-1 is a block diagram of the PIM9KT256. Figure 5-1. PIM9KT256 Block Diagram # 5.2 External Signal Description This section lists and describes the signals that do connect off chip. ## 5.2.1 Signal Properties Table 5-1 shows all the pins and their functions that are controlled by the PIM9KT256. If there is more than one function associated with a pin, the priority is indicated by the position in the table from top (highest priority) to down (lowest priority). All pins have reset state as input. Table 5-1. Pin Functions and Priorities (Sheet 1 of 4) | Port | Pin<br>Name | Pin Function and Priority | Description | Pull<br>Mode<br>after Reset | Pin<br>Function<br>after Reset | |--------|-------------|---------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------| | Port T | PT[7:0] | IOC[7:0] | Timer Channels 7 to 0 | Hi-Z | GPIO | | | | GPIO | General-purpose I/O | | | | Port S | PS7 | SS0 | Serial Peripheral Interface 0 slave select output in master mode, input in slave mode or master mode. | Pull-up | GPIO | | | | GPIO | General-purpose I/O | | | | | PS6 | SCK0 | Serial Peripheral Interface 0 serial clock pin | | | | | | GPIO | General-purpose I/O | | | | | PS5 | MOSI0 | Serial Peripheral Interface 0 master out/slave in pin | | | | | | GPIO | General-purpose I/O | | | | | PS4 | MISO0 | Serial Peripheral Interface 0 master in/slave out pin | | | | | | GPIO | General-purpose I/O | | | | | PS3 | TXD1 | Serial Communication Interface 1 transmit pin | | | | | | GPIO | General-purpose I/O | | | | | PS2 | RXD1 | Serial Communication Interface 1 receive pin | | | | | | GPIO | General-purpose I/O | | | | | PS1 | TXD0 | Serial Communication Interface 0 transmit pin | | | | | | GPIO | General-purpose I/O | | | | | PS0 | RXD0 | Serial Communication Interface 0 receive pin | | | | | | GPIO | General-purpose I/O | | | #### Chapter 5 Port Integration Module (PIM9KT256V1) Table 5-1. Pin Functions and Priorities (Sheet 2 of 4) | Port | Pin<br>Name | Pin Function and Priority | Description | Pull<br>Mode<br>after Reset | Pin<br>Function<br>after Reset | |--------|-------------|---------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------| | | PM7 | TXCAN4 | MSCAN4 transmit pin | | | | | PIVI7 | GPIO | General-purpose I/O | 1 | | | | DMC | RXCAN4 | MSCAN4 receive pin | | | | | PM6 | GPIO | General-purpose I/O | | | | | | TXCAN0 | MSCAN0 transmit pin | | | | | PM5 | TXCAN4 | MSCAN4 transmit pin | | GPIO | | | FIVIS | SCK0 | Serial Peripheral Interface 0 serial clock pin | | | | | | GPIO | General-purpose I/O | | | | | PM4 | RXCAN0 | MSCAN0 receive pin | -<br>-<br>-<br>Hi-Z | | | | | RXCAN4 | MSCAN4 receive pin | | | | | | MOSI0 | Serial Peripheral Interface 0 master out/slave in pin | | | | | | GPIO | General-purpose I/O | | | | Port M | PM3 | TXCAN1 | MSCAN1 transmit pin | | | | | | TXCAN0 | MSCAN0 transmit pin | | | | | | <u>sso</u> 1 | Serial Peripheral Interface 0 slave select output in master mode, input for slave mode or master mode. | | | | | | GPIO | General-purpose I/O | - | | | | | RXCAN1 | MSCAN1 receive pin | | | | | DMO | RXCAN0 | MSCAN0 receive pin | | | | | PM2 | MISO0 <sup>1</sup> | Serial Peripheral Interface 0 master in/slave out pin | | | | | | GPIO | General-purpose I/O | | | | | PM1 | TXCAN0 | MSCAN0 transmit pin | | | | | FIVII | GPIO | General-purpose I/O | | | | | PM0 | RXCAN0 | MSCAN0 receive pin | | | | | PIVIU | GPIO | General-purpose I/O | | | Table 5-1. Pin Functions and Priorities (Sheet 3 of 4) | Port | Pin<br>Name | Pin Function<br>and Priority | Description | Pull<br>Mode<br>after Reset | Pin<br>Function<br>after Reset | |--------|-------------|------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------| | | | PWM7 | Pulse Width Modulator channel 7 | | | | | PP7 | SCK2 | Serial Peripheral Interface 2 serial clock pin | | | | | | GPIO/KWP7 | General-purpose I/O with interrupt | | | | | | PWM6 | Pulse Width Modulator channel 6 | | | | | PP6 | SS2 | Serial Peripheral Interface 2 slave select output in master mode, input in slave mode or master mode. | | | | | | GPIO/KWP6 | General-purpose I/O with interrupt | | | | | | PWM5 | Pulse Width Modulator channel 5 | | | | | PP5 | MOSI2 | Serial Peripheral Interface 2 master out/slave in pin | -<br>-<br>-<br>Hi-Z | GPIO | | | | GPIO/KWP5 | General-purpose I/O with interrupt | | | | | PP4 | PWM4 | Pulse Width Modulator channel 4 | | | | | | MISO2 | Serial Peripheral Interface 2 master in/slave out pin | | | | Port P | | GPIO/KWP4 | General-purpose I/O with interrupt | | | | POILE | PP3 | PWM3 | Pulse Width Modulator channel 3 | | | | | | SS1 | Serial Peripheral Interface 1 slave select output in master mode, input in slave mode or master mode. | | | | | | GPIO/KWP3 | General-purpose I/O with interrupt | | | | | | PWM2 | Pulse Width Modulator channel 2 | | | | | PP2 | SCK1 | Serial Peripheral Interface 1 serial clock pin | | | | | | GPIO/KWP2 | General-purpose I/O with interrupt | | | | | | PWM1 | Pulse Width Modulator channel 1 | | | | | PP1 | MOSI1 | Serial Peripheral Interface 1 master out/slave in pin | | | | | | GPIO/KWP1 | General-purpose I/O with interrupt | | | | | | PWM0 | Pulse Width Modulator channel 0 | | | | | PP0 | MISO1 | Serial Peripheral Interface 1 master in/slave out pin | | | | | | GPIO/KWP0 | General-purpose I/O with interrupt | | | Table 5-1. Pin Functions and Priorities (Sheet 4 of 4) | Port | Pin<br>Name | Pin Function<br>and Priority | Description | Pull<br>Mode<br>after Reset | Pin<br>Function<br>after Reset | |--------|-----------------|------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------| | | PH7 | SS2 | Serial Peripheral Interface 2 slave select output in master mode, input in slave mode or master mode. | | | | | | GPIO/KWH7 | General-purpose I/O with interrupt | | | | | PH6 | SCK2 | Serial Peripheral Interface 2 serial clock pin | | | | | FIIO | GPIO/KWH6 | General-purpose I/O with interrupt | | | | | PH5 | MOSI2 | Serial Peripheral Interface 2 master out/slave in pin | | | | | FIIS | GPIO/KWH5 | General-purpose I/O with interrupt | | | | | PH4 | MISO2 | Serial Peripheral Interface 2 master in/slave out pin | | GPIO | | Port H | ΓΠ <del>4</del> | GPIO/KWH4 | General-purpose I/O with interrupt | Hi-Z | | | FOILLI | PH3 | SS1 | Serial Peripheral Interface 1 slave select output in master mode, input in slave mode or master mode. | - MI-Z | | | | | GPIO/KWH3 | General-purpose I/O with interrupt | | | | | PH2 | SCK1 | Serial Peripheral Interface 1 serial clock pin | | | | | | GPIO/KWH2 | General-purpose I/O with interrupt | | | | | PH1 | MOSI1 | Serial Peripheral Interface 1 master out/slave in pin | | | | | | GPIO/KWH1 | General-purpose I/O with interrupt | | | | | PH0 | MISO1 | Serial Peripheral Interface 1 master in/slave out pin | | | | | FIIU | GPIO/KWH0 | General-purpose I/O with interrupt | | | | | | TXCAN4 | MSCAN4 transmit pin | | | | | PJ7 | SCL | Inter Integrated Circuit serial clock line | | | | | | GPIO/KWJ7 | General-purpose I/O with interrupt | ] | | | Port J | | RXCAN4 | MSCAN4 receive pin | Dull up | GPIO | | FOILS | PJ6 | SDA | Inter Integrated Circuit serial data line | - Pull-up | GFIO | | | | GPIO/KWJ6 | General-purpose I/O with interrupt | | | | | PJ1 | GPIO/KWJ1 | General-purpose I/O with interrupt | | | | | PJ0 | GPIO/KWJ0 | General-purpose I/O with interrupt | | | <sup>1</sup> If CAN0 is routed to PM[3:2] the SPI0 can still be used in bidirectional master mode. # 5.3 Memory Map and Register Definition This section provides a detailed description of all registers. Table 5-2 is a standard memory map of PIM9KT256. Table 5-2. PIM9KT256 Memory Map | Address Offset | Use | Access | |-----------------|-------------------------------------------|--------| | 0x0000 | Port T I/O Register (PTT) | R/W | | 0x0001 | Port T Input Register (PTIT) | R | | 0x0002 | Port T Data Direction Register (DDRT) | R/W | | 0x0003 | Port T Reduced Drive Register (RDRT) | R/W | | 0x0004 | Port T Pull Device Enable Register (PERT) | R/W | | 0x0005 | Port T Polarity Select Register (PPST) | R/W | | 0x0006 - 0x0007 | Reserved | _ | | 0x0008 | Port S I/O Register (PTS) | R/W | | 0x0009 | Port S Input Register (PTIS) | R | | 0x000A | Port S Data Direction Register (DDRS) | R/W | | 0x000B | Port S Reduced Drive Register (RDRS) | R/W | | 0x000C | Port S Pull Device Enable Register (PERS) | R/W | | 0x000D | Port S Polarity Select Register (PPSS) | R/W | | 0x000E | Port S Wired-OR Mode Register (WOMS) | R/W | | 0x000F | Reserved | _ | | 0x0010 | Port M I/O Register (PTM) | R/W | | 0x0011 | Port M Input Register (PTIM) | R | | 0x0012 | Port M Data Direction Register (DDRM) | R/W | | 0x0013 | Port M Reduced Drive Register (RDRM) | R/W | | 0x0014 | Port M Pull Device Enable Register (PERM) | R/W | | 0x0015 | Port M Polarity Select Register (PPSM) | R/W | | 0x0016 | Port M Wired-OR Mode Register (WOMM) | R/W | | 0x0017 | Port M Module Routing Register (MODRR) | R/W | | 0x0018 | Port P I/O Register (PTP) | R/W | | 0x0019 | Port P Input Register (PTIP) | R | | 0x001A | Port P Data Direction Register (DDRP) | R/W | | 0x001B | Port P Reduced Drive Register (RDRP) | R/W | | 0x001C | Port P Pull Device Enable Register (PERP) | R/W | | 0x001D | Port P Polarity Select Register (PPSP) | R/W | | 0x001E | Port P Interrupt Enable Register (PIEP) | R/W | | 0x001F | Port P Interrupt Flag Register (PIFP) | R/W | #### Chapter 5 Port Integration Module (PIM9KT256V1) Table 5-2. PIM9KT256 Memory Map (continued) | Address Offset | Use | Access | |-----------------|-------------------------------------------|--------| | 0x0020 | Port H I/O Register (PTH) | R/W | | 0x0021 | Port H Input Register (PTIH) | R | | 0x0022 | Port H Data Direction Register (DDRH) | R/W | | 0x0023 | Port H Reduced Drive Register (RDRH) | R/W | | 0x0024 | Port H Pull Device Enable Register (PERH) | R/W | | 0x0025 | Port H Polarity Select Register (PPSH) | R/W | | 0x0026 | Port H Interrupt Enable Register (PIEH) | R/W | | 0x0027 | Port H Interrupt Flag Register (PIFH) | R/W | | 0x0028 | Port J I/O Register (PTJ) | R/W | | 0x0029 | Port J Input Register (PTIJ) | R | | 0x002A | Port J Data Direction Register (DDRJ) | R/W | | 0x002B | Port J Reduced Drive Register (RDRJ) | R/W | | 0x002C | Port J Pull Device Enable Register (PERJ) | R/W | | 0x002D | Port J Polarity Select Register (PPSJ) | R/W | | 0x002E | Port J Interrupt Enable Register (PIEJ) | R/W | | 0x002F | Port J Interrupt Flag Register (PIFJ) | R/W | | 0x0030 - 0x003F | Reserved | _ | ## 5.3.1 Port T Registers Port T is associated with the 8-channel timer (TIM). Each pin is assigned to these modules according to the following priority: Timer > general-purpose I/O. If the timer is enabled, the timer channels configured for output compare are available on port T pins PT[7:0]. Refer to the TIM block description chapter for information on enabling and disabling the TIM module. During reset, port T pins are configured as high-impedance inputs. ## 5.3.1.1 Port T I/O Register (PTT) Module Base + 0x0000 Figure 5-2. Port T I/O Register (PTT)) Read: Anytime. Write: Anytime. If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read. ## 5.3.1.2 Port T Input Register (PTIT) Module Base + 0x0001 Figure 5-3. Port T Input Register (PTIT) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the status of the associated pins. ## 5.3.1.3 Port T Data Direction Register (DDRT) Module Base + 0x0002 Figure 5-4. Port T Data Direction Register (DDRT) Read: Anytime. Write: Anytime. This register configures each port T pin as either input or output. The TIM forces the I/O state to be an output for each timer port associated with an enabled output compare. In these cases the data direction bits will not change. The DDRT bits revert to controlling the I/O direction of a pin when the associated timer output compare is disabled. The timer input capture always monitors the state of the pin. **Table 5-3. DDRT Field Descriptions** | Field | Description | |-----------|-------------------------------------------| | 7–0 | Data Direction Port T | | DDRT[7:0] | 0 Associated pin is configured as input. | | | 1 Associated pin is configured as output. | #### 5.3.1.4 Port T Reduced Drive Register (RDRT) Module Base + 0x0003 Figure 5-5. Port T Reduced Drive Register (RDRT) Read: Anytime. Write: Anytime. This register configures the drive strength of each port T output pin as either full or reduced. If the port is used as input this bit is ignored. Table 5-4. RDRT Field Descriptions | Field | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------| | RDRT[7:0] | Reduced Drive Port T 0 Full drive strength at output. 1 Associated pin drives at about 1/6 of the full drive strength. | ## 5.3.1.5 Port T Pull Device Enable Register (PERT) Module Base + 0x0004 Figure 5-6. Port T Pull Device Enable Register (PERT) Read: Anytime. Write: Anytime. This register configures whether a pull-up or a pull-down device is activated, if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull device is enabled. Table 5-5. PERT Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------| | _ | Pull Device Enable Port T 0 Pull-up or pull-down device is disabled. 1 Either a pull-up or pull-down device is enabled. | ## 5.3.1.6 Port T Polarity Select Register (PPST) Module Base + 0x0005 Figure 5-7. Port T Polarity Select Register (PPST) Read: Anytime. Write: Anytime. This register selects whether a pull-down or a pull-up device is connected to the pin. **Table 5-6. PPST Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PPST[7:0] | Pull Select Port T 0 A pull-up device is connected to the associated port T pin, if enabled by the associated bit in register PERT and if the port is used as input. 1 A pull-down device is connected to the associated port T pin, if enabled by the associated bit in register PERT and if the port is used as input. | ## 5.3.2 Port S Registers Port S is associated with the serial peripheral interface (SPI0) and serial communication interfaces (SCI1, SCI0). Each pin is assigned to these modules according to the following priority: SPI0/SCI1/SCI0 > general-purpose I/O. When the SPI0 is enabled, the PS[7:4] pins become $\overline{SS0}$ , SCK0, MOSI0, and MISO0 respectively. Refer to the SPI block description chapter for information on enabling and disabling the SPI0. The SPI0 pins can be re-routed. Refer to Section 5.3.3.8, "Module Routing Register (MODRR)". When the SCI1 receiver and transmitter are enabled, the PS[3:2] pins become TXD1 and RXD1 respectively. When the SCI0 receiver and transmitter are enabled, the PS[1:0] pins become TXD0 and RXD0 respectively. Refer to the SCI block description chapter for information on enabling and disabling the SCI receiver and transmitter. During reset, port S pins are configured as inputs with pull-up. ## 5.3.2.1 Port S I/O Register (PTS) Module Base + 0x0008 Figure 5-8. Port S I/O Register (PTS) Read: Anytime. Write: Anytime. If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read. The SPI0 function takes precedence over the general-purpose I/O function if the SPI0 is enabled. If enabled, the SCI0(1) transmitter takes precedence over the general-purpose I/O function, and the corresponding TXD0(1) pin is configured as an output. If enabled, the SCI0(1) receiver takes precedence over the general-purpose I/O function, and the corresponding RXD0(1) pin is configured as an input. ## 5.3.2.2 Port S Input Register (PTIS) Module Base + 0x0009 Figure 5-9. Port S Input Register (PTIS) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the status of the associated pins. ## 5.3.2.3 Port S Data Direction Register (DDRS) Module Base + 0x000A Figure 5-10. Port S Data Direction Register (DDRS) Read: Anytime. Write: Anytime. This register configures each port S pin as either input or output. When the SPI0 is enabled, the PS[7:4] pins become the SPI bidirectional pins. The associated Data Direction Register bits have no effect. When the SCI0(1) transmitter is enabled, the PS[1](PS[3]) pin becomes the TXD0(1) output pin and the associated Data Direction Register bit has no effect. When the SCI0(1) receiver is enabled, the PS[0](PS[2]) pin becomes the RXD0(1) input pin and the associated Data Direction Register bit has no effect. If the SPI0, SCI0 and SCI1 functions are disabled, the corresponding Data Direction Register bit reverts to control the I/O direction of the associated pin. **Table 5-7. DDRS Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------| | - | Data Direction Port S 0 Associated pin is configured as input. 1 Associated pin is configured as output. | ## 5.3.2.4 Port S Reduced Drive Register (RDRS) Module Base + 0x000B Figure 5-11. Port S Reduced Drive Register (RDRS) Read: Anytime. Write: Anytime. This register configures the drive strength of each port S output pin as either full or reduced. If the port is used as input this bit is ignored. Table 5-8. RDRS Field Descriptions | Field | Description | |-----------|------------------------------------------------------------------| | 7–0 | Reduced Drive Port S | | RDRS[7:0] | 0 Full drive strength at output. | | | 1 Associated pin drives at about 1/6 of the full drive strength. | ## 5.3.2.5 Port S Pull Device Enable Register (PERS) Module Base + 0x000C Figure 5-12. Port S Pull Device Enable Register (PERS) Read: Anytime. Write: Anytime. This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or as output in wired-OR (open drain) mode. This bit has no effect if the port is used as push-pull output. Out of reset a pull-up device is enabled. Table 5-9. PERS Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------| | _ | Pull Device Enable Port S 0 Pull-up or pull-down device is disabled. 1 Either a pull-up or pull-down device is enabled. | ## 5.3.2.6 Port S Polarity Select Register (PPSS) Module Base + 0x000D Figure 5-13. Port S Polarity Select Register (PPSS) Read: Anytime. Write: Anytime. This register selects whether a pull-down or a pull-up device is connected to the pin. Table 5-10. PPSS Field Descriptions | Field | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PPSS[7:0] | Pull Select Port S 0 A pull-up device is connected to the associated port S pin, if enabled by the associated bit in register PERS and if the port is used as input or as wired-OR output. 1 A pull-down device is connected to the associated port S pin, if enabled by the associated bit in register PERS and if the port is used as input. | ## 5.3.2.7 Port S Wired-OR Mode Register (WOMS) Module Base + 0x000E Figure 5-14. Port S Wired-OR Mode Register (WOMS) Read: Anytime. Write: Anytime. This register configures the output pins as wired-OR. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. It applies also to the SPI and SCI outputs and allows a multipoint connection of several serial modules. This bit has no influence on pins used as inputs. **Table 5-11. WOMS Field Descriptions** | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------| | _ | Wired-OR Mode Port S 0 Output buffers operate as push-pull outputs. 1 Output buffers operate as open-drain outputs. | MC9S12KT256 Data Sheet, Rev. 1.16 ## 5.3.3 Port M Registers Port M is associated with three Freescale's scalable controller area network (CAN4, CAN1, CAN0) and one serial peripheral interface (SPI0) modules. Each pin is assigned to these modules according to the following priority: CAN1 > CAN0 > CAN4 > SPI0 > general-purpose I/O. Refer to the SPI block description chapter for information on enabling and disabling the SPI0. Refer to the MSCAN block description chapter for information on enabling and disabling CAN0, CAN1 or CAN4. The SPI0, CAN0 and CAN4 pins can be re-routed. Refer to Section 5.3.3.8, "Module Routing Register (MODRR)". During reset, port M pins are configured as high-impedance inputs. ## 5.3.3.1 Port M I/O Register (PTM) Module Base + 0x0010 5 4 3 2 1 0 R PTM6 PTM5 PTM3 PTM2 PTM1 PTM0 PTM7 PTM4 W SPI0 SCK<sub>0</sub> MOSI0 SS0 MISO0 TXCAN4 TXCAN4 RXCAN4 CAN4 RXCAN4 CAN<sub>0</sub> TXCAN0 RXCAN0 RXCAN0 TXCAN0 RXCAN0 TXCAN0 CAN1 TXCAN1 RXCAN1 0 0 0 0 0 Reset 0 0 Figure 5-15. Port M I/O Register (PTM) Read: Anytime. Write: Anytime. If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read. # 5.3.3.2 Port M Input Register (PTIM) Module Base + 0x0011 6 2 7 5 4 3 1 0 PTIM7 PTIM2 PTIM1 R PTIM6 PTIM5 PTIM4 PTIM3 PTIM0 W Reset u u u u u u u u = Reserved or Unimplemented u = Unaffected by reset Figure 5-16. Port M Input Register (PTIM) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the status of the associated pins. 196 Freescale Semiconductor #### MC9S12KT256 Data Sheet, Rev. 1.16 197 ## 5.3.3.3 Port M Data Direction Register (DDRM) Module Base + 0x0012 Figure 5-17. Port M Data Direction Register (DDRM) Read: Anytime. Write: Anytime. This register configures each port M pin as either input or output. The CAN forces the I/O state to be an output for each port line associated with an enabled output (TXCAN4, TXCAN1 and TXCAN0). It also forces the I/O state to be an input for each port line associated with an enabled input (RXCAN4, RXCAN1 and RXCAN0). In those cases the data direction bits will not change. The DDRM bits revert to controlling the I/O direction of a pin when the associated peripheral module is disabled. **Table 5-12. DDRM Field Descriptions** | Field | Description | | |-----------|------------------------------------------------------------------------------------------------------------|--| | DDRM[7:0] | Data Direction Port M 0 Associated pin is configured as input. 1 Associated pin is configured as output. | | ## 5.3.3.4 Port M Reduced Drive Register (RDRM) Module Base + 0x0013 Figure 5-18. Port M Reduced Drive Register (RDRM) Read: Anytime. Write: Anytime. This register configures the drive strength of each port M output pin as either full or reduced. If the port is used as input this bit is ignored. Table 5-13. RDRM Field Descriptions | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------| | - | Reduced Drive Port M 0 Full drive strength at output. 1 Associated pin drives at about 1/6 of the full drive strength. | ## 5.3.3.5 Port M Pull Device Enable Register (PERM) Module Base + 0x0014 Figure 5-19. Port M Pull Device Enable Register (PERM) Read: Anytime. Write: Anytime. This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or wired-OR output. This bit has no effect if the port is used as push-pull output. Out of reset no pull device is enabled. **Table 5-14. PERM Field Descriptions** | Field | Description | |-------|-----------------------------------------------------------------------| | _ | Pull Device Enable Port M 0 Pull-up or pull-down device is disabled. | | | 1 Either a pull-up or pull-down device is enabled. | ## 5.3.3.6 Port M Polarity Select Register (PPSM) Module Base + 0x0015 Figure 5-20. Port M Polarity Select Register (PPSM) Read: Anytime. Write: Anytime. This register selects whether a pull-down or a pull-up device is connected to the pin. If CAN is active a pull-up device can be activated on the receiver inputs, but not a pull-down. Table 5-15. PPSM Field Descriptions | Field | Description | | | | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7–0 | Pull Select Port M | | | | | PPSM[7:0] | <ul> <li>0 A pull-up device is connected to the associated port M pin, if enabled by the associated bit in register PERM and if the port is used as general purpose, RXCAN input.</li> <li>1 A pull-down device is connected to the associated port M pin, if enabled by the associated bit in register PERM and if the port is used as a general purpose but not as RXCAN.</li> </ul> | | | | ## 5.3.3.7 Port M Wired-OR Mode Register (WOMM) Module Base + 0x0016 Figure 5-21. Port M Wired-OR Mode Register (WOMM) Read: Anytime. Write: Anytime. This register configures the output pins as wired-OR. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. It applies also to the CAN outputs and allows a multipoint connection of several serial modules. This bit has no influence on pins used as inputs. **Table 5-16. WOMM Field Descriptions** | Field | Description | |-----------|---------------------------------------------------------------------------------------------------------------------| | WOMM[7:0] | Wired-OR Mode Port M 0 Output buffers operate as push-pull outputs. 1 Output buffers operate as open-drain outputs. | ## 5.3.3.8 Module Routing Register (MODRR) Module Base + 0x0017 Figure 5-22. Module Routing Register (MODRR) Read: Anytime. Write: Anytime. This register configures the re-routing of CAN0, CAN4, SPI0, SPI1 and SPI2 on defined port pins. **Table 5-17. MODRR Field Descriptions** | Field | Description | | |-------------|------------------------------------|--| | 6<br>MODRR6 | PI2 Routing Bit — See Table 5-22. | | | 5<br>MODRR5 | SPI1 Routing Bit — See Table 5-21. | | | 4<br>MODRR4 | SPI0 Routing Bit — See Table 5-20. | | #### Chapter 5 Port Integration Module (PIM9KT256V1) ## **Table 5-17. MODRR Field Descriptions (continued)** | Field | Description | | |-------------------|-------------------------------------|--| | 3–2<br>MODRR[3:2] | CAN4 Routing Bits — See Table 5-19. | | | 1–0<br>MODRR[1:0] | CAN0 Routing Bits — See Table 5-18. | | #### Table 5-18. CAN0 Routing | MODRR[1] | MODRR[0] | RXCAN0 | TXCAN0 | |----------|----------|----------|--------| | 0 | 0 | PM0 | PM1 | | 0 | 1 | PM2 | PM3 | | 1 | 0 | PM4 | PM5 | | 1 | 1 | Reserved | | #### Table 5-19. CAN4 Routing | MODRR[3] | MODRR[2] | RXCAN4 | TXCAN4 | |----------|----------|----------|--------| | 0 | 0 | PJ6 | PJ7 | | 0 | 1 | PM4 | PM5 | | 1 | 0 | PM6 | PM7 | | 1 | 1 | Reserved | | #### Table 5-20. SPI0 Routing | MODRR[4] | MISO0 | MOSI0 | SCK0 | SS0 | |----------|-------|-------|------|-----| | 0 | PS4 | PS5 | PS6 | PS7 | | 1 | PM2 | PM4 | PM5 | PM3 | ## Table 5-21. SPI1 Routing | MODRR[5] | MISO1 | MOSI1 | SCK1 | SS1 | |----------|-------|-------|------|-----| | 0 | PP0 | PP1 | PP2 | PP3 | | 1 | PH0 | PH1 | PH2 | PH3 | #### Table 5-22. SPI2 Routing | MODRR[6] | MISO2 | MOSI2 | SCK2 | SS2 | |----------|-------|-------|------|-----| | 0 | PP4 | PP5 | PP6 | PP7 | | 1 | PH4 | PH5 | PH6 | PH7 | 200 Freescale Semiconductor MC9S12KT256 Data Sheet, Rev. 1.16 **Table 5-23. Implemented Modules on Derivatives** | Number | MS | ISCAN Modules SPI Modules | | | s | | |------------|------|---------------------------|------|------|------|------| | of Modules | CAN0 | CAN1 | CAN4 | SPI0 | SPI1 | SPI2 | | 3 | Х | Х | Х | Х | Х | Х | | 2 | Х | _ | Х | Х | Х | _ | | 1 | Х | _ | _ | Х | _ | _ | If the SPI0 module is routed on PM[5:4] and used in bidirectional master mode with disabled $\overline{SS}$ output, PM[3:2] are free to be used with CAN or GPIO. ## 5.3.4 Port P Registers Port P is associated with the Pulse Width Modulator (PWM) and two serial peripheral interfaces (SPI1, SPI2). Each pin is assigned to these modules according to the following priority: PWM > SPI2/SP1 > general-purpose I/O. When a PWM channel is enabled, the corresponding pin becomes a PWM output with the exception of of pin 7 which can be PWM input or output. Refer to the PWM block description chapter for information on enabling and disabling the PWM channels. When SPI2 is enabled and the corresponding PWM channels are disabled, the respective pin configuration for PP[7:4] is determined by several status bits in the SPI2 module. When SPI1 is enabled and the corresponding PWM channels are disabled, the respective pin configuration for PP[3:0] is determined by several status bits in the SPI1 module. Refer to the SPI block description chapter for information on enabling and disabling the SPI. The SPI1 and SPI2 pins can be re-routed. Refer to Section 5.3.3.8, "Module Routing Register (MODRR)". During reset, port P pins are configured as high-impedance inputs. ## 5.3.4.1 Port P I/O Register (PTP) Module Base + 0x0018 | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|-------|-------|------|------|-------|-------| | R<br>W | PTP7 | PTP6 | PTP5 | PTP4 | PTP3 | PTP2 | PTP1 | PTP0 | | PWM | PWM7 | PWM6 | PWM5 | PWM4 | PWM3 | PWM2 | PWM1 | PWM0 | | SPI | SCK2 | SS2 | MOSI2 | MISO2 | SS1 | SCK1 | MOSI1 | MISO1 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 5-23. Port P I/O Register (PTP) Read: Anytime. Write: Anytime. If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read. The PWM function takes precedence over the general purpose I/O function if the associated PWM channel is enabled. While channels 6-0 are output only if the respective channel is enabled, channel 7 can be PWM output or input if the shutdown feature is enabled. The SPI function takes precedence over the general purpose I/O function associated with if enabled. If both PWM and SPI are enabled the PWM functionality takes precedence. ## 5.3.4.2 Port P Input Register (PTIP) Module Base + 0x0019 Figure 5-24. Port P Input Register (PTIP) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the status of the associated pins. ## 5.3.4.3 Port P Data Direction Register (DDRP) Module Base + 0x001A Figure 5-25. Port P Data Direction Register (DDRP) Read: Anytime. Write: Anytime. This register configures each port P pin as either input or output. If the associated PWM channel or SPI module is enabled this register has no effect on the pins. The PWM forces the I/O state to be an output for each port line associated with an enabled PWM7-0 channel. Channel 7 can force the pin to input if the shutdown feature is enabled. If a SPI module is enabled, the SPI determines the pin direction If the PWM, SPI1 and SPI2 functions are disabled, the corresponding Data Direction Register bit reverts to control the I/O direction of the associated pin. **Table 5-24. DDRP Field Descriptions** | Field | Description | |-----------|------------------------------------------------------------------------------------------------------------| | DDRP[7:0] | Data Direction Port P 0 Associated pin is configured as input. 1 Associated pin is configured as output. | ## 5.3.4.4 Port P Reduced Drive Register (RDRP) Module Base + 0x001B Figure 5-26. Port P Reduced Drive Register (RDRP) Read: Anytime. Write: Anytime. This register configures the drive strength of each port P output pin as either full or reduced. If the port is used as input this bit is ignored. Table 5-25. RDRP Field Descriptions | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------| | _ | Reduced Drive Port P 0 Full drive strength at output. 1 Associated pin drives at about 1/6 of the full drive strength. | ### 5.3.4.5 Port P Pull Device Enable Register (PERP) Module Base + 0x001C Figure 5-27. Port P Pull Device Enable Register (PERP) Read: Anytime. Write: Anytime. This register configures whether a pull-up or a pull-down device is activated, if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull device is enabled. Table 5-26. PERP Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------| | 1 | Pull Device Enable Port P 0 Pull-up or pull-down device is disabled. 1 Either a pull-up or pull-down device is enabled. | 205 ## 5.3.4.6 Port P Polarity Select Register (PPSP) Module Base + 0x001D Figure 5-28. Port P Polarity Select Register (PPSP) Read: Anytime. Write: Anytime. This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. Table 5-27. PPSP Field Descriptions | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PPSP[7:0] | Polarity Select Port P 0 Falling edge on the associated port P pin sets the associated flag bit in the PIFP register. A pull-up device is connected to the associated port P pin, if enabled by the associated bit in register PERP and if the port is used as input. 1 Rising edge on the associated port P pin sets the associated flag bit in the PIFP register. A pull-down device is connected to the associated port P pin, if enabled by the associated bit in register PERP and if the port is used as input. | ## 5.3.4.7 Port P Interrupt Enable Register (PIEP) Module Base + 0x001E Figure 5-29. Port P Interrupt Enable Register (PIEP) Read: Anytime. Write: Anytime. This register disables or enables on a per pin basis the edge sensitive external interrupt associated with port P. **Table 5-28. PIEP Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------| | 7–0<br>PIEP[7:0] | Interrupt Enable Port P 0 Interrupt is disabled (interrupt flag masked). 1 Interrupt is enabled. | Chapter 5 Port Integration Module (PIM9KT256V1) ## 5.3.4.8 Port P Interrupt Flag Register (PIFP) Module Base + 0x001F Figure 5-30. Port P Interrupt Flag Register (PIFP) Read: Anytime. Write: Anytime. Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSP register. To clear this flag, write "1" to the corresponding bit in the PIFP register. Writing a "0" has no effect. Table 5-29. Field Descriptions | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PIFP[7:0] | Interrupt Flags Port P 0 No active edge pending. Writing a "0" has no effect. 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). Writing a "1" clears the associated flag. | ## 5.3.5 Port H Registers Port H is associated with two serial peripheral interfaces (SPI1, SPI2). Each pin is assigned to these modules according to the following priority: SPI2/SP1 > general-purpose I/O. When SPI2 is enabled, the respective pin configuration for PH[7:4] is determined by several status bits in the SPI2 module. When SPI1 is enabled, the respective pin configuration for PH[3:0] is determined by several status bits in the SPI1 module. Refer to the SPI block description chapter for information on enabling and disabling the SPI. The SPI1 and SPI2 pins can be re-routed. Refer to Section 5.3.3.8, "Module Routing Register (MODRR)". During reset, port H pins are configured as high-impedance inputs. ## 5.3.5.1 Port H I/O Register (PTH) Module Base + 0x0020 Figure 5-31. Port H I/O Register (PTH) Read: Anytime. Write: Anytime. If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read. The SPI function takes precedence over the general purpose I/O if enabled... # 5.3.5.2 Port H Input Register (PTIH) Module Base + 0x0021 Figure 5-32. Port H Input Register (PTIH) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the status of the associated pins. ## 5.3.5.3 Port H Data Direction Register (DDRH) Module Base + 0x0022 Figure 5-33. Port H Data Direction Register (DDRH) Read: Anytime. Write: Anytime. This register configures each port H pin as either input or output. Table 5-30. DDRH Field Descriptions | Field | Description | |-------|------------------------------------------------------------------------------------------------------------| | - | Data Direction Port H 0 Associated pin is configured as input. 1 Associated pin is configured as output. | ## 5.3.5.4 Port H Reduced Drive Register (RDRH) Module Base + 0x0023 Figure 5-34. Port H Reduced Drive Register (RDRH) Read: Anytime. Write: Anytime. This register configures the drive strength of each port H output pin as either full or reduced. If the port is used as input this bit is ignored. **Table 5-31. RDRH Field Descriptions** | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------| | - | Reduced Drive Port H 0 Full drive strength at output. 1 Associated pin drives at about 1/6 of the full drive strength. | ## 5.3.5.5 Port H Pull Device Enable Register (PERH) Module Base + 0x0024 Figure 5-35. Port H Pull Device Enable Register (PERH) Read: Anytime. Write: Anytime. This register configures whether a pull-up or a pull-down device is activated, if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull device is enabled. Table 5-32. PERH Field Descriptions | Field | Description | | |-----------|--------------------------------------------------|--| | 7–0 | Pull Device Enable Port H | | | PERH[7:0] | 0 Pull-up or pull-down device is disabled. | | | | Either a pull-up or pull-down device is enabled. | | ## 5.3.5.6 Port H Polarity Select Register (PPSH) Module Base + 0x0025 Figure 5-36. Port H Polarity Select Register (PPSH) Read: Anytime. Write: Anytime. This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. Table 5-33. PPSH Field Descriptions | Field | Description | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0 | Polarity Select Port H | | PPSH[7:0] | <ul> <li>Falling edge on the associated port H pin sets the associated flag bit in the PIFH register. A pull-up device is connected to the associated port H pin, if enabled by the associated bit in register PERH and if the port is used as input.</li> <li>Rising edge on the associated port H pin sets the associated flag bit in the PIFH register. A pull-down device is connected to the associated port H pin, if enabled by the associated bit in register PERH and if the port is used as input.</li> </ul> | ## 5.3.5.7 Port H Interrupt Enable Register (PIEH) Module Base + 0x0026 Figure 5-37. Port H Interrupt Enable Register (PIEH) Read: Anytime. Write: Anytime. This register disables or enables on a per pin basis the edge sensitive external interrupt associated with port H. Table 5-34. PIEH Field Descriptions | Field | Description | | |-------|----------------------------------------------------------------------------------------------------|--| | | Interrupt Enable Port H 0 Interrupt is disabled (interrupt flag masked). 1 Interrupt is enabled. | | ## 5.3.5.8 Port H Interrupt Flag Register (PIFH) Module Base + 0x0027 Figure 5-38. Port H Interrupt Flag Register (PIFH) Read: Anytime. Write: Anytime. Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSH register. To clear this flag, write "1" to the corresponding bit in the PIFH register. Writing a "0" has no effect. Table 5-35. PIFH Field Descriptions | Field | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PIFH[7:0] | Interrupt Flags Port H 0 No active edge pending. Writing a "0" has no effect. 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). Writing a "1" clears the associated flag. | ## 5.3.6 Port J Registers Port J is associated with Freescale's scalable controller area network (CAN4) and Inter-IC bus (IIC) modules. Each pin is assigned to these modules according to the following priority: CAN4 > IIC > general-purpose I/O. The CAN4 function (TXCAN4 and RXCAN4) takes precedence over the IIC and the general purpose I/O function if the CAN4 module is enabled. Refer to the MSCAN block description chapter for information on enabling and disabling CAN4. The IIC function (SCL and SDA) takes precedence over the general purpose I/O function if the IIC is enabled. If the IIC module takes precedence the SDA and SCL outputs are configured as open drain outputs. Refer to the IIC block description chapter for information on enabling and disabling the IIC. During reset, port J pins are configured as inputs with pull-up. ## 5.3.6.1 Port J I/O Register (PTJ) Module Base + 0x0028 6 5 4 3 2 0 R 0 0 0 0 PTJ7 PTJ6 PTJ1 PTJ0 W CAN4 TXCAN4 RXCAN4 IIC SCL SDA 0 Reset 0 0 0 0 0 0 Unimplemented or Reserved Figure 5-39. Port J I/O Register (PTJ) Read: Anytime. Write: Anytime. If the data direction bits of the associated I/O pins are set to 1, a read returns the value of the port register, otherwise the value at the pins is read. ## 5.3.6.2 Port J Input Register (PTIJ) Module Base + 0x0029 7 6 4 3 2 1 PTIJ6 R PTIJ7 0 0 0 0 PTIJ1 PTIJ0 W Reset 0 0 0 0 u u u = Reserved or Unimplemented u = Unaffected by reset Figure 5-40. Port J Input Register (PTIJ) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the status of the associated pins. MC9S12KT256 Data Sheet, Rev. 1.16 ## 5.3.6.3 Port J Data Direction Register (DDRJ) Module Base + 0x002A Figure 5-41. Port J Data Direction Register (DDRJ) Read: Anytime. Write: Anytime. This register configures each port J pin as either input or output. If enable, CAN4 forces the I/O state to be an output on PJ7 (TXCAN4) and an input on pin PJ6 (RXCAN4). If CAN4 is disabled, the IIC takes control of the I/O if enabled. In these cases the data direction bits will not change. The DDRJ bits revert to controlling the I/O direction of a pin when the associated peripheral module is disabled. Table 5-36. Field Descriptions | Field | Description | | |------------|-------------------------------------------|--| | 7, 6, 1, 0 | Data Direction Port J | | | DDRJ[7:6] | 0 Associated pin is configured as input. | | | DDRJ[1:0] | 1 Associated pin is configured as output. | | ## 5.3.6.4 Port J Reduced Drive Register (RDRJ) Module Base + 0x002B Figure 5-42. Port J Reduced Drive Register (RDRJ) Read: Anytime. Write: Anytime. This register configures the drive strength of each port J output pin as either full or reduced. If the port is used as input this bit is ignored. Table 5-37. RDRJ Field Descriptions | Field | Description | | |------------|----------------------------------------------------------------|--| | 7, 6, 1, 0 | educed Drive Port J | | | RDRJ[7:6] | Full drive strength at output. | | | RDRJ[1:0] | Associated pin drives at about 1/6 of the full drive strength. | | #### MC9S12KT256 Data Sheet, Rev. 1.16 ## 5.3.6.5 Port J Pull Device Enable Register (PERJ) Module Base + 0x002C Figure 5-43. Port J Pull Device Enable Register (PERJ) Read: Anytime. Write: Anytime. This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or as wired-OR output. This bit has no effect if the port is used as push-pull output. Out of reset a pull-up device is enabled. Table 5-38. PERJ Field Descriptions | Field | Description | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------|--| | 7, 6, 1, 0<br>PERJ[7:6]<br>PERJ[1:0] | Pull Device Enable Port J Pull-up or pull-down device is disabled. Either a pull-up or pull-down device is enabled. | | ## 5.3.6.6 Port J Polarity Select Register (PPSJ) Module Base + 0x002D Figure 5-44. Port J Polarity Select Register (PPSJ) Read: Anytime. Write: Anytime. This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. Table 5-39. PPSJ Field Descriptions | Field | Description | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6, 1, 0<br>PPSJ[7:6]<br>PPSJ[1:0] | Polarity Select Port J O Falling edge on the associated port J pin sets the associated flag bit in the PIFJ register. A pull-up device is connected to the associated port J pin, if enabled by the associated bit in register PERJ and if the port is used as general purpose input or as IIC port. Rising edge on the associated port J pin sets the associated flag bit in the PIFJ register. A pull-down device is connected to the associated port J pin, if enabled by the associated bit in register PERJ and if the port is used as input. | MC9S12KT256 Data Sheet, Rev. 1.16 ## 5.3.6.7 Port J Interrupt Enable Register (PIEJ) Module Base + 0x002E Figure 5-45. Port J Interrupt Enable Register (PIEJ) Read: Anytime. Write: Anytime. This register disables or enables on a per pin basis the edge sensitive external interrupt associated with port J. **Table 5-40. PIEJ Field Descriptions** | Field | Description | | |---------|----------------------------------------------------------------------------------------------------|--| | 1 ' ' ' | Interrupt Enable Port J 0 Interrupt is disabled (interrupt flag masked). 1 Interrupt is enabled. | | ## 5.3.6.8 Port J Interrupt Flag Register (PIFJ) Module Base + 0x002F Figure 5-46. Port J Interrupt Flag Register (PIFJ) Read: Anytime. Write: Anytime. Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSJ register. To clear this flag, write "1" to the corresponding bit in the PIFJ register. Writing a "0" has no effect. **Table 5-41. PIFJ Field Descriptions** | Field | Description | | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7, 6, 1, 0<br>PIFJ[7:6]<br>PIFJ[1:0] | Interrupt Flags Port J 0 No active edge pending. Writing a "0" has no effect. 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). Writing a "1" clears the associated flag. | | ## 5.4 Functional Description Each pin can act as general purpose I/O. In addition the pin can act as an output from a peripheral module or an input to a peripheral module. Table 5-42 summarizes the priority in case of multiple enabled modules trying to control a shared port. | Port | Priority <sup>1</sup> | |------|-----------------------------------------------------------------------------------------------------------------------------------| | Т | TIMER > GPIO | | S | SCI0, SCI1, SPI0 > GPIO | | M | CAN0 > GPIO CAN1 > CAN0 (routed) > SPI0 (routed) > GPIO CAN0 (routed) > CAN4 (routed) > SPI0 (routed) > GPIO CAN4 (routed) > GPIO | | Р | PWM > SPI1, SPI2 > GPIO | | Н | SPI1, SPI2 > GPIO | | J | CAN4 > IIC > GPIO | Table 5-42. Summary of Functional Priority A set of configuration registers is common to all ports. All registers can be written at any time, however a specific configuration might not become active. #### Example: A selected pull-up resistor does not become active while the port is used as a push-pull output. ## 5.4.1 I/O Register The I/O Register holds the value driven out to the pin if the port is used as a general-purpose I/O. Writing to the I/O Register only has an effect on the pin if the port is used as general-purpose output. When reading the I/O Register, the value of each pin is returned if the corresponding Data Direction Register bit is set to 0 (pin configured as input). If the data direction register bits is set to 1, the content of the I/O Register bit is returned. This is independent of any other configuration (Figure 5-47). Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on the I/O Register when changing the data direction register. ## 5.4.2 Input Register The Input Register is a read-only register and generally returns the value of the pin (Figure 5-47). It can be used to detect overload or short circuit conditions. Due to internal synchronization circuits, it can take up to 2 bus cycles until the correct value is read on the Input Register when changing the Data Direction Register. Highest priority >... > lowest priority ## 5.4.3 Data Direction Register The Data Direction Register defines whether the pin is used as an input or an output. A Data Direction Register bit set to 0 configures the pin as an input. A Data Direction Register bit set to 0 configures the pin as an output. If a peripheral module controls the pin the contents of the data direction register is ignored (Figure 5-47). Figure 5-47. Illustration of I/O Pin Functionality Figure 5-48 shows the state of digital inputs and outputs when an analog module drives the port. When the analog module is enabled all associated digital output ports are disabled and all associated digital input ports read "1". Figure 5-48. Digital Ports and Analog Module # 5.4.4 Reduced Drive Register If the port is used as an output the Reduced Drive Register allows the configuration of the drive strength. ### 5.4.5 Pull Device Enable Register The Pull Device Enable Register turns on a pull-up or pull-down device. The pull device becomes active only if the pin is used as an input or as a wired-or output. ### 5.4.6 Polarity Select Register The Polarity Select Register selects either a pull-up or pull-down device if enabled. The pull device becomes active only if the pin is used as an input or as a wired-or output. ### 5.4.7 Pin Configuration Summary The following table summarizes the effect on the various configuration bits, data direction (DDR), output level (I/O), reduced drive (RDR), pull enable (PE), pull select (PS) and interrupt enable (IE) for the ports. The configuration bit PS is used for two purposes: - 1. Configure the sensitive interrupt edge (rising or falling), if interrupt is enabled. - 2. Select either a pull-up or pull-down device if PE is active. **DDR** 10 **RDR** PΕ PS IE1 **Function Pull Device** Interrupt 0 Χ Χ 0 Χ 0 Disabled Disabled Input 0 Χ Χ 1 0 0 Input Pull Up Disabled 0 Χ Χ 1 1 0 Input Pull Down Disabled 0 Χ Χ 0 0 1 Input Disabled Falling edge 0 Χ Χ 0 1 1 Input Disabled Rising edge Χ Χ 1 0 1 Input Pull Up Falling edge 0 Χ Χ 1 Pull Down Rising edge Input 1 0 0 Χ Χ 0 Output, full drive to 0 Disabled Disabled 1 1 0 Χ Х 0 Output, full drive to 1 Disabled Disabled 0 Χ Х Output, reduced drive to 0 Disabled Disabled 1 1 0 1 1 1 Χ Х 0 Output, reduced drive to 1 Disabled Disabled 1 0 0 Х 0 1 Output, full drive to 0 Disabled Falling edge 1 1 0 Χ 1 1 Output, full drive to 1 Disabled Rising edge 1 0 1 Χ 0 1 Output, reduced drive to 0 Disabled Falling edge 1 1 1 Х 1 1 Output, reduced drive to 1 Disabled Rising edge **Table 5-43. Pin Configuration Summary** #### **NOTE** All bits of all registers in this module are completely synchronous to internal clocks during a register read. <sup>&</sup>lt;sup>1</sup> Applicable only on port P, H, and J. ### 5.5 Resets The reset values of all registers are given in the Register Description in Section 5.3, "Memory Map and Register Definition". ### 5.5.1 Reset Initialization All registers including the data registers get set/reset asynchronously. Table 5-44 summarizes the port properties after reset initialization. | | Reset States | | | | | | | | |------|-------------------|--------------|------------------|------------------|-----------|--|--|--| | Port | Data<br>Direction | Pull<br>Mode | Reduced<br>Drive | Wired-OR<br>Mode | Interrupt | | | | | Т | Input | Hi-Z | Disabled | N/A | N/A | | | | | S | Input | Pull-up | Disabled | Disabled | N/A | | | | | М | Input | Hi-Z | Disabled | Disabled | N/A | | | | | Р | Input | Hi-Z | Disabled | N/A | Disabled | | | | | Н | Input | Hi-Z | Disabled | N/A | Disabled | | | | | J | Input | Pull-up | Disabled | N/A | Disabled | | | | Table 5-44. Port Reset State Summary ### 5.6 Interrupts ### 5.6.1 General Port P, H and J generate a separate edge sensitive interrupt if enabled. Each port offers I/O pins with edge triggered interrupt capability in wired-or fashion. The interrupt enable as well as the sensitivity to rising or falling edges can be individually configured on per pin basis. All bits/pins per port share the same interrupt vector. Interrupts can be used with the pins configured as inputs or outputs. An interrupt is generated when a bit in the port interrupt flag register and its corresponding port interrupt enable bit are both set. This external interrupt feature is capable to wake up the CPU when it is in stop or wait mode. A digital filter on each pin prevents pulses (Figure 5-49) shorter than a specified time from generating an interrupt. The minimum time varies over process conditions, temperature and voltage (Figure 5-50 and Table 5-45). Figure 5-49. Pulse Illustration Figure 5-50. Interrupt Glitch Filter (PPS = 0) Table 5-45. Pulse Detection Criteria | | Mode | | | | | | | |-----------|----------------------------|-----------|-------------------------------|------|--|--|--| | Pulse | STOF | ō | STOP <sup>1</sup> | | | | | | | | Unit | | Unit | | | | | Ignored | t <sub>pulse</sub> <= 3 | Bus Clock | t <sub>pulse</sub> <= 3.2 | μs | | | | | Uncertain | 3 < t <sub>pulse</sub> < 4 | Bus Clock | 3.2 < t <sub>pulse</sub> < 10 | μs | | | | | Valid | t <sub>pulse</sub> >= 4 | Bus Clock | t <sub>pulse</sub> >= 10 | μs | | | | These values include the spread of the oscillator frequency over temperature, voltage and process. A valid edge on an input is detected if 4 consecutive samples of a passive level are followed by 4 consecutive samples of an active level directly or indirectly. The filters are continuously clocked by the bus clock in RUN and WAIT mode. In STOP mode the clock is generated by a single RC oscillator in the port integration module. To maximize current saving the RC oscillator runs only if the following condition is true on any pin: Sample count <= 4 and port interrupt enabled (PIE=1) and port interrupt flag not set (PIF=0). ### 5.6.2 Interrupt Sources **Table 5-46. Port Integration Module Interrupt Sources** | Interrupt Source Interrupt Flag | | Local Enable | Global (CCR) Mask | | |---------------------------------|---------------|---------------|-------------------|--| | Port P | PIFP[7:0] | PIEP[7:0] | l Bit | | | Port H | PIFH[7:0] | PIEH[7:0] | l Bit | | | Port J | PIFJ[7:6,1:0] | PIEJ[7:6,1:0] | l Bit | | #### **NOTE** Vector addresses and their relative interrupt priority are determined at the MCU level. # 5.6.3 Operation in Stop Mode All clocks are stopped in STOP mode. The port integration module has asynchronous paths on port P, H and J to generate wake-up interrupts from stop mode. For other sources of external interrupts refer to the respective block description chapters. ### 6.1 Introduction This specification describes the function of the clocks and reset generator (CRGV4). ### 6.1.1 Features The main features of this block are: - Phase-locked loop (PLL) frequency multiplier - Reference divider - Automatic bandwidth control mode for low-jitter operation - Automatic frequency lock detector - CPU interrupt on entry or exit from locked condition - Self-clock mode in absence of reference clock - System clock generator - Clock quality check - Clock switch for either oscillator- or PLL-based system clocks - User selectable disabling of clocks during wait mode for reduced power consumption - Computer operating properly (COP) watchdog timer with time-out clear window - System reset generation from the following possible sources: - Power-on reset - Low voltage reset - Refer to the device overview section for availability of this feature. - COP reset - Loss of clock reset - External pin reset - Real-time interrupt (RTI) ### 6.1.2 Modes of Operation This subsection lists and briefly describes all operating modes supported by the CRG. • Run mode All functional parts of the CRG are running during normal run mode. If RTI or COP functionality is required the individual bits of the associated rate select registers (COPCTL, RTICTL) have to be set to a nonzero value. Wait mode This mode allows to disable the system and core clocks depending on the configuration of the individual bits in the CLKSEL register. • Stop mode Depending on the setting of the PSTP bit, stop mode can be differentiated between full stop mode (PSTP = 0) and pseudo-stop mode (PSTP = 1). — Full stop mode The oscillator is disabled and thus all system and core clocks are stopped. The COP and the RTI remain frozen. — Pseudo-stop mode The oscillator continues to run and most of the system and core clocks are stopped. If the respective enable bits are set the COP and RTI will continue to run, else they remain frozen. Self-clock mode Self-clock mode will be entered if the clock monitor enable bit (CME) and the self-clock mode enable bit (SCME) are both asserted and the clock monitor in the oscillator block detects a loss of clock. As soon as self-clock mode is entered the CRGV4 starts to perform a clock quality check. Self-clock mode remains active until the clock quality check indicates that the required quality of the incoming clock signal is met (frequency and amplitude). Self-clock mode should be used for safety purposes only. It provides reduced functionality to the MCU in case a loss of clock is causing severe system conditions. # 6.1.3 Block Diagram Figure 6-1 shows a block diagram of the CRGV4. <sup>&</sup>lt;sup>1</sup> Refer to the device overview section for availability of the low-voltage reset feature. Figure 6-1. CRG Block Diagram ### 6.2 External Signal Description This section lists and describes the signals that connect off chip. # 6.2.1 V<sub>DDPLL</sub>, V<sub>SSPLL</sub> — PLL Operating Voltage, PLL Ground These pins provides operating voltage ( $V_{DDPLL}$ ) and ground ( $V_{SSPLL}$ ) for the PLL circuitry. This allows the supply voltage to the PLL to be independently bypassed. Even if PLL usage is not required $V_{DDPLL}$ and $V_{SSPLL}$ must be connected properly. # 6.2.2 XFC — PLL Loop Filter Pin A passive external loop filter must be placed on the XFC pin. The filter is a second-order, low-pass filter to eliminate the VCO input ripple. The value of the external filter network and the reference frequency determines the speed of the corrections and the stability of the PLL. Refer to the device overview chapter for calculation of PLL loop filter (XFC) components. If PLL usage is not required the XFC pin must be tied to $V_{DDPLL}$ . Figure 6-2. PLL Loop Filter Connections #### **RESET** — Reset Pin 6.2.3 RESET is an active low bidirectional reset pin. As an input it initializes the MCU asynchronously to a known start-up state. As an open-drain output it indicates that an system reset (internal to MCU) has been triggered. #### 6.3 **Memory Map and Register Definition** This section provides a detailed description of all registers accessible in the CRGV4. #### 6.3.1 **Module Memory Map** Table 6-1 gives an overview on all CRGV4 registers. | Address<br>Offset | Use | Access | |-------------------|----------------------------------------------------------|--------| | 0x0000 | CRG Synthesizer Register (SYNR) | R/W | | 0x0001 | CRG Reference Divider Register (REFDV) | R/W | | 0x0002 | CRG Test Flags Register (CTFLG) <sup>1</sup> | R/W | | 0x0003 | CRG Flags Register (CRGFLG) | R/W | | 0x0004 | CRG Interrupt Enable Register (CRGINT) | R/W | | 0x0005 | CRG Clock Select Register (CLKSEL) | R/W | | 0x0006 | CRG PLL Control Register (PLLCTL) | R/W | | 0x0007 | CRG RTI Control Register (RTICTL) | R/W | | 0x0008 | CRG COP Control Register (COPCTL) | R/W | | 0x0009 | CRG Force and Bypass Test Register (FORBYP) <sup>2</sup> | R/W | | 0x000A | CRG Test Control Register (CTCTL) <sup>3</sup> | R/W | | 0x000B | CRG COP Arm/Timer Reset (ARMCOP) | R/W | | | | | Table 6-1. CRGV4 Memory Map <sup>&</sup>lt;sup>1</sup> CTFLG is intended for factory test purposes only. <sup>&</sup>lt;sup>2</sup> FORBYP is intended for factory test purposes only. <sup>&</sup>lt;sup>3</sup> CTCTL is intended for factory test purposes only. ### **NOTE** Register address = base address + address offset, where the base address is defined at the MCU level and the address offset is defined at the module level. # 6.3.2 Register Descriptions This section describes in address order all the CRGV4 registers and their individual bits. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|--------|-----------|-------------|---------|--------|--------|--------|--------| | 0x0000<br>SYNR | R<br>W | 0 | 0 | SYN5 | SYN4 | SYN3 | SYN2 | SYN1 | SYN0 | | 0x0001<br>REFDV | R<br>W | 0 | 0 | 0 | 0 | REFDV3 | REFDV2 | REFDV1 | REFDV0 | | 0x0002<br>CTFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0003<br>CRGFLG | R<br>W | RTIF | PORF | LVRF | LOCKIF | LOCK | TRACK | SCMIF | SCM | | 0x0004<br>CRGINT | R<br>W | RTIE | 0 | 0 | LOCKIE | 0 | 0 | SCMIE | 0 | | 0x0005<br>CLKSEL | R<br>W | PLLSEL | PSTP | SYSWAI | ROAWAI | PLLWAI | CWAI | RTIWAI | COPWAI | | 0x0006<br>PLLCTL | R<br>W | CME | PLLON | AUTO | ACQ | 0 | PRE | PCE | SCME | | 0x0007<br>RTICTL | R<br>W | 0 | RTR6 | RTR5 | RTR4 | RTR3 | RTR2 | RTR1 | RTR0 | | 0x0008<br>COPCTL | R<br>W | WCOP | RSBCK | 0 | 0 | 0 | CR2 | CR1 | CR0 | | 0x0009<br>FORBYP | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000A<br>CTCTL | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | = Unimple | mented or R | eserved | | | | | Figure 6-3. CRG Register Summary | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|---|-------|-----------|-------------|---------|-------|-------|-------|-------| | 0x000B | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ARMCOP | W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | [ | | = Unimple | mented or R | eserved | • | | | | Figure 6-3. CRG Register Summary (continued) ### 6.3.2.1 CRG Synthesizer Register (SYNR) The SYNR register controls the multiplication factor of the PLL. If the PLL is on, the count in the loop divider (SYNR) register effectively multiplies up the PLL clock (PLLCLK) from the reference frequency by $2 \times (SYNR+1)$ . PLLCLK will not be below the minimum VCO frequency ( $f_{SCM}$ ). $$PLLCLK = 2xOSCCLKx \frac{(SYNR + 1)}{(REFDV + 1)}$$ #### **NOTE** If PLL is selected (PLLSEL=1), Bus Clock = PLLCLK / 2 Bus Clock must not exceed the maximum operating system frequency. Module Base + 0x0000 Figure 6-4. CRG Synthesizer Register (SYNR) Read: anytime Write: anytime except if PLLSEL = 1 #### NOTE Write to this register initializes the lock detector bit and the track detector bit. ### 6.3.2.2 CRG Reference Divider Register (REFDV) The REFDV register provides a finer granularity for the PLL multiplier steps. The count in the reference divider divides OSCCLK frequency by REFDV + 1. Module Base + 0x0001 Figure 6-5. CRG Reference Divider Register (REFDV) Read: anytime Write: anytime except when PLLSEL = 1 ### **NOTE** Write to this register initializes the lock detector bit and the track detector bit. ### 6.3.2.3 Reserved Register (CTFLG) This register is reserved for factory testing of the CRGV4 module and is not available in normal modes. Module Base + 0x0002 Figure 6-6. CRG Reserved Register (CTFLG) Read: always reads 0x0000 in normal modes Write: unimplemented in normal modes #### NOTE Writing to this register when in special mode can alter the CRGV4 functionality. ### 6.3.2.4 CRG Flags Register (CRGFLG) This register provides CRG status bits and flags. Module Base + 0x0003 - 1. PORF is set to 1 when a power-on reset occurs. Unaffected by system reset. - 2. LVRF is set to 1 when a low-voltage reset occurs. Unaffected by system reset. = Unimplemented or Reserved Figure 6-7. CRG Flag Register (CRGFLG) Read: anytime Write: refer to each bit for individual write conditions **Table 6-2. CRGFLG Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RTIF | Real-Time Interrupt Flag — RTIF is set to 1 at the end of the RTI period. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (RTIE = 1), RTIF causes an interrupt request. O RTI time-out has not yet occurred. RTI time-out has occurred. | | 6<br>PORF | Power-on Reset Flag — PORF is set to 1 when a power-on reset occurs. This flag can only be cleared by writing a 1. Writing a 0 has no effect. O Power-on reset has not occurred. 1 Power-on reset has occurred. | | 5<br>LVRF | Low-Voltage Reset Flag — If low voltage reset feature is not available (see the device overview chapter), LVRF always reads 0. LVRF is set to 1 when a low voltage reset occurs. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 0 Low voltage reset has not occurred. 1 Low voltage reset has occurred. | | 4<br>LOCKIF | PLL Lock Interrupt Flag — LOCKIF is set to 1 when LOCK status bit changes. This flag can only be cleared by writing a 1. Writing a 0 has no effect.If enabled (LOCKIE = 1), LOCKIF causes an interrupt request. 0 No change in LOCK bit. 1 LOCK bit has changed. | | 3<br>LOCK | Lock Status Bit — LOCK reflects the current state of PLL lock condition. This bit is cleared in self-clock mode. Writes have no effect. PLL VCO is not within the desired tolerance of the target frequency. PLL VCO is within the desired tolerance of the target frequency. | | 2<br>TRACK | Track Status Bit — TRACK reflects the current state of PLL track condition. This bit is cleared in self-clock mode. Writes have no effect. O Acquisition mode status. Tracking mode status. | Table 6-2. CRGFLG Field Descriptions (continued) | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>SCMIF | Self-Clock Mode Interrupt Flag — SCMIF is set to 1 when SCM status bit changes. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (SCMIE=1), SCMIF causes an interrupt request. 0 No change in SCM bit. 1 SCM bit has changed. | | 0<br>SCM | Self-Clock Mode Status Bit — SCM reflects the current clocking mode. Writes have no effect. 0 MCU is operating normally with OSCCLK available. 1 MCU is operating in self-clock mode with OSCCLK in an unknown state. All clocks are derived from PLLCLK running at its minimum frequency f <sub>SCM</sub> . | # 6.3.2.5 CRG Interrupt Enable Register (CRGINT) This register enables CRG interrupt requests. Module Base + 0x0004 Figure 6-8. CRG Interrupt Enable Register (CRGINT) Read: anytime Write: anytime **Table 6-3. CRGINT Field Descriptions** | Field | Description | | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7<br>RTIE | Real-Time Interrupt Enable Bit 0 Interrupt requests from RTI are disabled. 1 Interrupt will be requested whenever RTIF is set. | | | | | | | 4<br>LOCKIE | Lock Interrupt Enable Bit 1 LOCK interrupt requests are disabled. 1 Interrupt will be requested whenever LOCKIF is set. | | | | | | | 1<br>SCMIE | Self-Clock Mode Interrupt Enable Bit 0 SCM interrupt requests are disabled. 1 Interrupt will be requested whenever SCMIF is set. | | | | | | ### 6.3.2.6 CRG Clock Select Register (CLKSEL) This register controls CRG clock selection. Refer to Figure 6-17 for details on the effect of each bit. Module Base + 0x0005 Figure 6-9. CRG Clock Select Register (CLKSEL) Read: anytime Write: refer to each bit for individual write conditions **Table 6-4. CLKSEL Field Descriptions** | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PLLSEL | PLL Select Bit — Write anytime. Writing a 1 when LOCK = 0 and AUTO = 1, or TRACK = 0 and AUTO = 0 has no effect. This prevents the selection of an unstable PLLCLK as SYSCLK. PLLSEL bit is cleared when the MCU enters self-clock mode, stop mode or wait mode with PLLWAI bit set. 0 System clocks are derived from OSCCLK (Bus Clock = OSCCLK / 2). 1 System clocks are derived from PLLCLK (Bus Clock = PLLCLK / 2). | | 6<br>PSTP | <ul> <li>Pseudo-Stop Bit — Write: anytime — This bit controls the functionality of the oscillator during stop mode.</li> <li>Oscillator is disabled in stop mode.</li> <li>Oscillator continues to run in stop mode (pseudo-stop). The oscillator amplitude is reduced. Refer to oscillator block description for availability of a reduced oscillator amplitude.</li> <li>Note: Pseudo-stop allows for faster stop recovery and reduces the mechanical stress and aging of the resonator in case of frequent stop conditions at the expense of a slightly increased power consumption.</li> <li>Note: Lower oscillator amplitude exhibits lower power consumption but could have adverse effects during any electro-magnetic susceptibility (EMS) tests.</li> </ul> | | 5<br>SYSWAI | System Clocks Stop in Wait Mode Bit — Write: anytime 0 In wait mode, the system clocks continue to run. 1 In wait mode, the system clocks stop. Note: RTI and COP are not affected by SYSWAI bit. | | 4<br>ROAWAI | Reduced Oscillator Amplitude in Wait Mode Bit — Write: anytime — Refer to oscillator block description chapter for availability of a reduced oscillator amplitude. If no such feature exists in the oscillator block then setting this bit to 1 will not have any effect on power consumption. O Normal oscillator amplitude in wait mode. Reduced oscillator amplitude in wait mode. Note: Lower oscillator amplitude exhibits lower power consumption but could have adverse effects during any electro-magnetic susceptibility (EMS) tests. | | 3<br>PLLWAI | PLL Stops in Wait Mode Bit — Write: anytime — If PLLWAI is set, the CRGV4 will clear the PLLSEL bit before entering wait mode. The PLLON bit remains set during wait mode but the PLL is powered down. Upon exiting wait mode, the PLLSEL bit has to be set manually if PLL clock is required. While the PLLWAI bit is set the AUTO bit is set to 1 in order to allow the PLL to automatically lock on the selected target frequency after exiting wait mode. O PLL keeps running in wait mode. PLL stops in wait mode. | **Table 6-4. CLKSEL Field Descriptions (continued)** | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>CWAI | Core Stops in Wait Mode Bit — Write: anytime 0 Core clock keeps running in wait mode. 1 Core clock stops in wait mode. | | 1<br>RTIWAI | RTI Stops in Wait Mode Bit — Write: anytime 0 RTI keeps running in wait mode. 1 RTI stops and initializes the RTI dividers whenever the part goes into wait mode. | | 0<br>COPWAI | COP Stops in Wait Mode Bit — Normal modes: Write once —Special modes: Write anytime 0 COP keeps running in wait mode. 1 COP stops and initializes the COP dividers whenever the part goes into wait mode. | # 6.3.2.7 CRG PLL Control Register (PLLCTL) This register controls the PLL functionality. Module Base + 0x0006 Figure 6-10. CRG PLL Control Register (PLLCTL) Read: anytime Write: refer to each bit for individual write conditions **Table 6-5. PLLCTL Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Clock Monitor Enable Bit — CME enables the clock monitor. Write anytime except when SCM = 1. | | CME | <ul> <li>Clock monitor is disabled.</li> <li>Clock monitor is enabled. Slow or stopped clocks will cause a clock monitor reset sequence or self-clock mode.</li> </ul> | | | <b>Note:</b> Operating with CME = 0 will not detect any loss of clock. In case of poor clock quality this could cause unpredictable operation of the MCU. | | | <b>Note:</b> In Stop Mode (PSTP = 0) the clock monitor is disabled independently of the CME bit setting and any loss of clock will not be detected. | | 6 | Phase Lock Loop On Bit — PLLON turns on the PLL circuitry. In self-clock mode, the PLL is turned on, but the | | PLLON | PLLON bit reads the last latched value. Write anytime except when PLLSEL = 1. | | | 0 PLL is turned off. | | | 1 PLL is turned on. If AUTO bit is set, the PLL will lock automatically. | 231 **Table 6-5. PLLCTL Field Descriptions (continued)** | Field | Description | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>AUTO | Automatic Bandwidth Control Bit — AUTO selects either the high bandwidth (acquisition) mode or the low bandwidth (tracking) mode depending on how close to the desired frequency the VCO is running. Write anytime except when PLLWAI=1, because PLLWAI sets the AUTO bit to 1. O Automatic mode control is disabled and the PLL is under software control, using ACQ bit. 1 Automatic mode control is enabled and ACQ bit has no effect. | | 4<br>ACQ | Acquisition Bit — Write anytime. If AUTO=1 this bit has no effect. 0 Low bandwidth filter is selected. 1 High bandwidth filter is selected. | | 2<br>PRE | RTI Enable during Pseudo-Stop Bit — PRE enables the RTI during pseudo-stop mode. Write anytime. 0 RTI stops running during pseudo-stop mode. 1 RTI continues running during pseudo-stop mode. Note: If the PRE bit is cleared the RTI dividers will go static while pseudo-stop mode is active. The RTI dividers will not initialize like in wait mode with RTIWAI bit set. | | 1<br>PCE | COP Enable during Pseudo-Stop Bit — PCE enables the COP during pseudo-stop mode. Write anytime. 0 COP stops running during pseudo-stop mode 1 COP continues running during pseudo-stop mode Note: If the PCE bit is cleared the COP dividers will go static while pseudo-stop mode is active. The COP dividers will not initialize like in wait mode with COPWAI bit set. | | 0<br>SCME | Self-Clock Mode Enable Bit — Normal modes: Write once —Special modes: Write anytime — SCME can not be cleared while operating in self-clock mode (SCM=1). 0 Detection of crystal clock failure causes clock monitor reset (see Section 6.5.1, "Clock Monitor Reset"). 1 Detection of crystal clock failure forces the MCU in self-clock mode (see Section 6.4.7.2, "Self-Clock Mode"). | # 6.3.2.8 CRG RTI Control Register (RTICTL) This register selects the timeout period for the real-time interrupt. Module Base + 0x0007 Figure 6-11. CRG RTI Control Register (RTICTL) Read: anytime Write: anytime ### **NOTE** A write to this register initializes the RTI counter. ### **Table 6-6. RTICTL Field Descriptions** | Field | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:4<br>RTR[6:4] | Real-Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See Table 6-7. | | 3:0<br>RTR[3:0] | Real-Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to provide additional granularity. Table 6-7 shows all possible divide values selectable by the RTICTL register. The source clock for the RTI is OSCCLK. | **Table 6-7. RTI Frequency Divide Rates** | | | | | RTR[ | 6:4] = | | | | |-------------|--------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | RTR[3:0] | 000<br>(OFF) | 001<br>(2 <sup>10</sup> ) | 010<br>(2 <sup>11</sup> ) | 011<br>(2 <sup>12</sup> ) | 100<br>(2 <sup>13</sup> ) | 101<br>(2 <sup>14</sup> ) | 110<br>(2 <sup>15</sup> ) | 111<br>(2 <sup>16</sup> ) | | 0000 (÷1) | OFF* | 2 <sup>10</sup> | 2 <sup>11</sup> | 2 <sup>12</sup> | 2 <sup>13</sup> | 2 <sup>14</sup> | 2 <sup>15</sup> | 2 <sup>16</sup> | | 0001 (÷2) | OFF* | 2x2 <sup>10</sup> | 2x2 <sup>11</sup> | 2x2 <sup>12</sup> | 2x2 <sup>13</sup> | 2x2 <sup>14</sup> | 2x2 <sup>15</sup> | 2x2 <sup>16</sup> | | 0010 (÷3) | OFF* | 3x2 <sup>10</sup> | 3x2 <sup>11</sup> | 3x2 <sup>12</sup> | 3x2 <sup>13</sup> | 3x2 <sup>14</sup> | 3x2 <sup>15</sup> | 3x2 <sup>16</sup> | | 0011 (÷4) | OFF* | 4x2 <sup>10</sup> | 4x2 <sup>11</sup> | 4x2 <sup>12</sup> | 4x2 <sup>13</sup> | 4x2 <sup>14</sup> | 4x2 <sup>15</sup> | 4x2 <sup>16</sup> | | 0100 (÷5) | OFF* | 5x2 <sup>10</sup> | 5x2 <sup>11</sup> | 5x2 <sup>12</sup> | 5x2 <sup>13</sup> | 5x2 <sup>14</sup> | 5x2 <sup>15</sup> | 5x2 <sup>16</sup> | | 0101 (÷6) | OFF* | 6x2 <sup>10</sup> | 6x2 <sup>11</sup> | 6x2 <sup>12</sup> | 6x2 <sup>13</sup> | 6x2 <sup>14</sup> | 6x2 <sup>15</sup> | 6x2 <sup>16</sup> | | 0110 (÷7) | OFF* | 7x2 <sup>10</sup> | 7x2 <sup>11</sup> | 7x2 <sup>12</sup> | 7x2 <sup>13</sup> | 7x2 <sup>14</sup> | 7x2 <sup>15</sup> | 7x2 <sup>16</sup> | | 0111 (÷8) | OFF* | 8x2 <sup>10</sup> | 8x2 <sup>11</sup> | 8x2 <sup>12</sup> | 8x2 <sup>13</sup> | 8x2 <sup>14</sup> | 8x2 <sup>15</sup> | 8x2 <sup>16</sup> | | 1000 (÷9) | OFF* | 9x2 <sup>10</sup> | 9x2 <sup>11</sup> | 9x2 <sup>12</sup> | 9x2 <sup>13</sup> | 9x2 <sup>14</sup> | 9x2 <sup>15</sup> | 9x2 <sup>16</sup> | | 1001 (÷10) | OFF* | 10x2 <sup>10</sup> | 10x2 <sup>11</sup> | 10x2 <sup>12</sup> | 10x2 <sup>13</sup> | 10x2 <sup>14</sup> | 10x2 <sup>15</sup> | 10x2 <sup>16</sup> | | 1010 (÷11) | OFF* | 11x2 <sup>10</sup> | 11x2 <sup>11</sup> | 11x2 <sup>12</sup> | 11x2 <sup>13</sup> | 11x2 <sup>14</sup> | 11x2 <sup>15</sup> | 11x2 <sup>16</sup> | | 1011 (÷12) | OFF* | 12x2 <sup>10</sup> | 12x2 <sup>11</sup> | 12x2 <sup>12</sup> | 12x2 <sup>13</sup> | 12x2 <sup>14</sup> | 12x2 <sup>15</sup> | 12x2 <sup>16</sup> | | 1100 (÷ 13) | OFF* | 13x2 <sup>10</sup> | 13x2 <sup>11</sup> | 13x2 <sup>12</sup> | 13x2 <sup>13</sup> | 13x2 <sup>14</sup> | 13x2 <sup>15</sup> | 13x2 <sup>16</sup> | | 1101 (÷14) | OFF* | 14x2 <sup>10</sup> | 14x2 <sup>11</sup> | 14x2 <sup>12</sup> | 14x2 <sup>13</sup> | 14x2 <sup>14</sup> | 14x2 <sup>15</sup> | 14x2 <sup>16</sup> | | 1110 (÷15) | OFF* | 15x2 <sup>10</sup> | 15x2 <sup>11</sup> | 15x2 <sup>12</sup> | 15x2 <sup>13</sup> | 15x2 <sup>14</sup> | 15x2 <sup>15</sup> | 15x2 <sup>16</sup> | | 1111 (÷ 16) | OFF* | 16x2 <sup>10</sup> | 16x2 <sup>11</sup> | 16x2 <sup>12</sup> | 16x2 <sup>13</sup> | 16x2 <sup>14</sup> | 16x2 <sup>15</sup> | 16x2 <sup>16</sup> | <sup>\*</sup> Denotes the default value out of reset. This value should be used to disable the RTI to ensure future backwards compatibility. ### 6.3.2.9 CRG COP Control Register (COPCTL) This register controls the COP (computer operating properly) watchdog. Module Base + 0x0008 Figure 6-12. CRG COP Control Register (COPCTL) Read: anytime Write: WCOP, CR2, CR1, CR0: once in user mode, anytime in special mode Write: RSBCK: once **Table 6-8. COPCTL Field Descriptions** | Field | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WCOP | Window COP Mode Bit — When set, a write to the ARMCOP register must occur in the last 25% of the selected period. A write during the first 75% of the selected period will reset the part. As long as all writes occur during this window, 0x0055 can be written as often as desired. As soon as 0x00AA is written after the 0x0055, the time-out logic restarts and the user must wait until the next window before writing to ARMCOP. Table 6-9 shows the exact duration of this window for the seven available COP rates. 0 Normal COP operation 1 Window COP operation | | 6<br>RSBCK | COP and RTI Stop in Active BDM Mode Bit 0 Allows the COP and RTI to keep running in active BDM mode. 1 Stops the COP and RTI counters whenever the part is in active BDM mode. | | 2:0<br>CR[2:0] | COP Watchdog Timer Rate Select — These bits select the COP time-out rate (see Table 6-9). The COP time-out period is OSCCLK period divided by CR[2:0] value. Writing a nonzero value to CR[2:0] enables the COP counter and starts the time-out period. A COP counter time-out causes a system reset. This can be avoided by periodically (before time-out) reinitializing the COP counter via the ARMCOP register. | Table 6-9. COP Watchdog Rates<sup>1</sup> | CR2 | CR1 | CR0 | OSCCLK<br>Cycles to Time Out | |-----|-----|-----|------------------------------| | 0 | 0 | 0 | COP disabled | | 0 | 0 | 1 | 2 <sup>14</sup> | | 0 | 1 | 0 | 2 <sup>16</sup> | | 0 | 1 | 1 | 2 <sup>18</sup> | | 1 | 0 | 0 | 2 <sup>20</sup> | | 1 | 0 | 1 | 2 <sup>22</sup> | | 1 | 1 | 0 | 2 <sup>23</sup> | | 1 | 1 | 1 | 2 <sup>24</sup> | OSCCLK cycles are referenced from the previous COP time-out reset (writing 0x0055/0x00AA to the ARMCOP register) ### 6.3.2.10 Reserved Register (FORBYP) #### **NOTE** This reserved register is designed for factory test purposes only, and is not intended for general user access. Writing to this register when in special modes can alter the CRG's functionality. #### Module Base + 0x0009 Figure 6-13. Reserved Register (FORBYP) Read: always read 0x0000 except in special modes Write: only in special modes ### 6.3.2.11 Reserved Register (CTCTL) #### **NOTE** This reserved register is designed for factory test purposes only, and is not intended for general user access. Writing to this register when in special test modes can alter the CRG's functionality. #### Module Base + 0x000A Figure 6-14. Reserved Register (CTCTL) Read: always read 0x0080 except in special modes Write: only in special modes ### 6.3.2.12 CRG COP Timer Arm/Reset Register (ARMCOP) This register is used to restart the COP time-out period. Module Base + 0x000B Figure 6-15. ARMCOP Register Diagram Read: always reads 0x0000 Write: anytime When the COP is disabled (CR[2:0] = "000") writing to this register has no effect. When the COP is enabled by setting CR[2:0] nonzero, the following applies: Writing any value other than 0x0055 or 0x00AA causes a COP reset. To restart the COP time-out period you must write 0x0055 followed by a write of 0x00AA. Other instructions may be executed between these writes but the sequence (0x0055, 0x00AA) must be completed prior to COP end of time-out period to avoid a COP reset. Sequences of 0x0055 writes or sequences of 0x00AA writes are allowed. When the WCOP bit is set, 0x0055 and 0x00AA writes must be done in the last 25% of the selected time-out period; writing any value in the first 75% of the selected period will cause a COP reset. # 6.4 Functional Description This section gives detailed informations on the internal operation of the design. # 6.4.1 Phase Locked Loop (PLL) The PLL is used to run the MCU from a different time base than the incoming OSCCLK. For increased flexibility, OSCCLK can be divided in a range of 1 to 16 to generate the reference frequency. This offers a finer multiplication granularity. The PLL can multiply this reference clock by a multiple of 2, 4, 6,... 126,128 based on the SYNR register. $$PLLCLK = 2 \times OSCCLK \times \frac{[SYNR + 1]}{[REFDV + 1]}$$ #### **CAUTION** Although it is possible to set the two dividers to command a very high clock frequency, do not exceed the specified bus frequency limit for the MCU. If (PLLSEL = 1), Bus Clock = PLLCLK / 2 The PLL is a frequency generator that operates in either acquisition mode or tracking mode, depending on the difference between the output frequency and the target frequency. The PLL can change between acquisition and tracking modes either automatically or manually. The VCO has a minimum operating frequency, which corresponds to the self-clock mode frequency f<sub>SCM</sub>. Figure 6-16. PLL Functional Diagram ### 6.4.1.1 PLL Operation The oscillator output clock signal (OSCCLK) is fed through the reference programmable divider and is divided in a range of 1 to 16 (REFDV+1) to output the reference clock. The VCO output clock, (PLLCLK) is fed back through the programmable loop divider and is divided in a range of 2 to 128 in increments of $[2 \times (SYNR + 1)]$ to output the feedback clock. See Figure 6-16. The phase detector then compares the feedback clock, with the reference clock. Correction pulses are generated based on the phase difference between the two signals. The loop filter then slightly alters the DC voltage on the external filter capacitor connected to XFC pin, based on the width and direction of the correction pulse. The filter can make fast or slow corrections depending on its mode, as described in the next subsection. The values of the external filter network and the reference frequency determine the speed of the corrections and the stability of the PLL. # 6.4.1.2 Acquisition and Tracking Modes The lock detector compares the frequencies of the feedback clock, and the reference clock. Therefore, the speed of the lock detector is directly proportional to the final reference frequency. The circuit determines the mode of the PLL and the lock condition based on this comparison. The PLL filter can be manually or automatically configured into one of two possible operating modes: - Acquisition mode - In acquisition mode, the filter can make large frequency corrections to the VCO. This mode is used at PLL start-up or when the PLL has suffered a severe noise hit and the VCO frequency is far off the desired frequency. When in acquisition mode, the TRACK status bit is cleared in the CRGFLG register. - Tracking mode In tracking mode, the filter makes only small corrections to the frequency of the VCO. PLL jitter is much lower in tracking mode, but the response to noise is also slower. The PLL enters tracking mode when the VCO frequency is nearly correct and the TRACK bit is set in the CRGFLG register. The PLL can change the bandwidth or operational mode of the loop filter manually or automatically. In automatic bandwidth control mode (AUTO = 1), the lock detector automatically switches between acquisition and tracking modes. Automatic bandwidth control mode also is used to determine when the PLL clock (PLLCLK) is safe to use as the source for the system and core clocks. If PLL LOCK interrupt requests are enabled, the software can wait for an interrupt request and then check the LOCK bit. If CPU interrupts are disabled, software can poll the LOCK bit continuously (during PLL start-up, usually) or at periodic intervals. In either case, only when the LOCK bit is set, is the PLLCLK clock safe to use as the source for the system and core clocks. If the PLL is selected as the source for the system and core clocks and the LOCK bit is clear, the PLL has suffered a severe noise hit and the software must take appropriate action, depending on the application. The following conditions apply when the PLL is in automatic bandwidth control mode (AUTO = 1): - The TRACK bit is a read-only indicator of the mode of the filter. - The TRACK bit is set when the VCO frequency is within a certain tolerance, $\Delta_{trk}$ , and is clear when the VCO frequency is out of a certain tolerance, $\Delta_{unt}$ . - The LOCK bit is a read-only indicator of the locked state of the PLL. - The LOCK bit is set when the VCO frequency is within a certain tolerance, $\Delta_{Lock}$ , and is cleared when the VCO frequency is out of a certain tolerance, $\Delta_{unl}$ . - CPU interrupts can occur if enabled (LOCKIE = 1) when the lock condition changes, toggling the LOCK bit. The PLL can also operate in manual mode (AUTO = 0). Manual mode is used by systems that do not require an indicator of the lock condition for proper operation. Such systems typically operate well below the maximum system frequency ( $f_{sys}$ ) and require fast start-up. The following conditions apply when in manual mode: - ACQ is a writable control bit that controls the mode of the filter. Before turning on the PLL in manual mode, the ACQ bit should be asserted to configure the filter in acquisition mode. - After turning on the PLL by setting the PLLON bit software must wait a given time $(t_{acq})$ before entering tracking mode (ACQ = 0). - After entering tracking mode software must wait a given time $(t_{al})$ before selecting the PLLCLK as the source for system and core clocks (PLLSEL = 1). # 6.4.2 System Clocks Generator Figure 6-17. System Clocks Generator The clock generator creates the clocks used in the MCU (see Figure 6-17). The gating condition placed on top of the individual clock gates indicates the dependencies of different modes (stop, wait) and the setting of the respective configuration bits. The peripheral modules use the bus clock. Some peripheral modules also use the oscillator clock. The memory blocks use the bus clock. If the MCU enters self-clock mode (see Section 6.4.7.2, "Self-Clock Mode"), oscillator clock source is switched to PLLCLK running at its minimum frequency $f_{SCM}$ . The bus clock is used to generate the clock visible at the ECLK pin. The core clock signal is the clock for the CPU. The core clock is twice the bus clock as shown in Figure 6-18. But note that a CPU cycle corresponds to one bus clock. PLL clock mode is selected with PLLSEL bit in the CLKSEL register. When selected, the PLL output clock drives SYSCLK for the main system including the CPU and peripherals. The PLL cannot be turned off by clearing the PLLON bit, if the PLL clock is selected. When PLLSEL is changed, it takes a maximum of 4 OSCCLK plus 4 PLLCLK cycles to make the transition. During the transition, all clocks freeze and CPU activity ceases. Figure 6-18. Core Clock and Bus Clock Relationship # 6.4.3 Clock Monitor (CM) If no OSCCLK edges are detected within a certain time, the clock monitor within the oscillator block generates a clock monitor fail event. The CRGV4 then asserts self-clock mode or generates a system reset depending on the state of SCME bit. If the clock monitor is disabled or the presence of clocks is detected no failure is indicated by the oscillator block. The clock monitor function is enabled/disabled by the CME control bit. ### 6.4.4 Clock Quality Checker The clock monitor performs a coarse check on the incoming clock signal. The clock quality checker provides a more accurate check in addition to the clock monitor. A clock quality check is triggered by any of the following events: - Power-on reset (POR) - Low voltage reset (LVR) - Wake-up from full stop mode (exit full stop) - Clock monitor fail indication (CM fail) A time window of 50000 VCO clock cycles<sup>1</sup> is called *check window*. A number greater equal than 4096 rising OSCCLK edges within a *check window* is called *osc ok*. Note that *osc ok* immediately terminates the current *check window*. See Figure 6-19 as an example. MC9S12KT256 Data Sheet, Rev. 1.16 <sup>1.</sup> VCO clock cycles are generated by the PLL when running at minimum frequency $f_{\text{SCM}}$ . Figure 6-19. Check Window Example The sequence for clock quality check is shown in Figure 6-20. Figure 6-20. Sequence for Clock Quality Check #### **NOTE** Remember that in parallel to additional actions caused by self-clock mode or clock monitor reset<sup>1</sup> handling the clock quality checker **continues** to check the OSCCLK signal. <sup>1.</sup> A Clock Monitor Reset will always set the SCME bit to logical'1' #### **NOTE** The clock quality checker enables the PLL and the voltage regulator (VREG) anytime a clock check has to be performed. An ongoing clock quality check could also cause a running PLL ( $f_{SCM}$ ) and an active VREG during pseudo-stop mode or wait mode ### 6.4.5 Computer Operating Properly Watchdog (COP) Figure 6-21. Clock Chain for COP The COP (free running watchdog timer) enables the user to check that a program is running and sequencing properly. The COP is disabled out of reset. When the COP is being used, software is responsible for keeping the COP from timing out. If the COP times out it is an indication that the software is no longer being executed in the intended sequence; thus a system reset is initiated (see Section 6.5.2, "Computer Operating Properly Watchdog (COP) Reset)." The COP runs with a gated OSCCLK (see Section Figure 6-21., "Clock Chain for COP"). Three control bits in the COPCTL register allow selection of seven COP time-out periods. When COP is enabled, the program must write 0x0055 and 0x00AA (in this order) to the ARMCOP register during the selected time-out period. As soon as this is done, the COP time-out period is restarted. If the program fails to do this and the COP times out, the part will reset. Also, if any value other than 0x0055 or 0x00AA is written, the part is immediately reset. Windowed COP operation is enabled by setting WCOP in the COPCTL register. In this mode, writes to the ARMCOP register to clear the COP timer must occur in the last 25% of the selected time-out period. A premature write will immediately reset the part. If PCE bit is set, the COP will continue to run in pseudo-stop mode. ### 6.4.6 Real-Time Interrupt (RTI) The RTI can be used to generate a hardware interrupt at a fixed periodic rate. If enabled (by setting RTIE=1), this interrupt will occur at the rate selected by the RTICTL register. The RTI runs with a gated OSCCLK (see Section Figure 6-22., "Clock Chain for RTI"). At the end of the RTI time-out period the RTIF flag is set to 1 and a new RTI time-out period starts immediately. A write to the RTICTL register restarts the RTI time-out period. If the PRE bit is set, the RTI will continue to run in pseudo-stop mode. Figure 6-22. Clock Chain for RTI ### 6.4.7 Modes of Operation ### 6.4.7.1 Normal Mode The CRGV4 block behaves as described within this specification in all normal modes. ### 6.4.7.2 Self-Clock Mode The VCO has a minimum operating frequency, $f_{SCM}$ . If the external clock frequency is not available due to a failure or due to long crystal start-up time, the bus clock and the core clock are derived from the VCO running at minimum operating frequency; this mode of operation is called self-clock mode. This requires CME = 1 and SCME = 1. If the MCU was clocked by the PLL clock prior to entering self-clock mode, the PLLSEL bit will be cleared. If the external clock signal has stabilized again, the CRG will automatically select OSCCLK to be the system clock and return to normal mode. See Section 6.4.4, "Clock Quality Checker" for more information on entering and leaving self-clock mode. #### NOTE In order to detect a potential clock loss, the CME bit should be always enabled (CME=1). If CME bit is disabled and the MCU is configured to run on PLL clock (PLLCLK), a loss of external clock (OSCCLK) will not be detected and will cause the system clock to drift towards the VCO's minimum frequency $f_{SCM}$ . As soon as the external clock is available again the system clock ramps up to its PLL target frequency. If the MCU is running on external clock any loss of clock will cause the system to go static. ### 6.4.8 Low-Power Operation in Run Mode The RTI can be stopped by setting the associated rate select bits to 0. The COP can be stopped by setting the associated rate select bits to 0. ### 6.4.9 Low-Power Operation in Wait Mode The WAI instruction puts the MCU in a low power consumption stand-by mode depending on setting of the individual bits in the CLKSEL register. All individual wait mode configuration bits can be superposed. This provides enhanced granularity in reducing the level of power consumption during wait mode. Table 6-10 lists the individual configuration bits and the parts of the MCU that are affected in wait mode. | | PLLWAI | CWAI | SYSWAI | RTIWAI | COPWAI | ROAWAI | |------------|---------|---------|---------|---------|---------|----------------------| | PLL | stopped | _ | _ | _ | _ | _ | | Core | _ | stopped | stopped | _ | _ | _ | | System | _ | _ | stopped | _ | _ | _ | | RTI | _ | _ | _ | stopped | _ | _ | | СОР | _ | _ | _ | _ | stopped | _ | | Oscillator | _ | _ | _ | _ | _ | reduced <sup>1</sup> | Table 6-10. MCU Configuration During Wait Mode After executing the WAI instruction the core requests the CRG to switch MCU into wait mode. The CRG then checks whether the PLLWAI, CWAI and SYSWAI bits are asserted (see Figure 6-23). Depending on the configuration the CRG switches the system and core clocks to OSCCLK by clearing the PLLSEL bit, disables the PLL, disables the core clocks and finally disables the remaining system clocks. As soon as all clocks are switched off wait mode is active. Refer to oscillator block description for availability of a reduced oscillator amplitude. Figure 6-23. Wait Mode Entry/Exit Sequence There are five different scenarios for the CRG to restart the MCU from wait mode: - External reset - Clock monitor reset - COP reset - Self-clock mode interrupt - Real-time interrupt (RTI) If the MCU gets an external reset during wait mode active, the CRG asynchronously restores all configuration bits in the register space to its default settings and starts the reset generator. After completing the reset sequence processing begins by fetching the normal reset vector. Wait mode is exited and the MCU is in run mode again. If the clock monitor is enabled (CME=1) the MCU is able to leave wait mode when loss of oscillator/external clock is detected by a clock monitor fail. If the SCME bit is not asserted the CRG generates a clock monitor fail reset (CMRESET). The CRG's behavior for CMRESET is the same compared to external reset, but another reset vector is fetched after completion of the reset sequence. If the SCME bit is asserted the CRG generates a SCM interrupt if enabled (SCMIE=1). After generating the interrupt the CRG enters self-clock mode and starts the clock quality checker (see Section 6.4.4, "Clock Quality Checker"). Then the MCU continues with normal operation. If the SCM interrupt is blocked by SCMIE = 0, the SCMIF flag will be asserted and clock quality checks will be performed but the MCU will not wake-up from wait mode. If any other interrupt source (e.g. RTI) triggers exit from wait mode the MCU immediately continues with normal operation. If the PLL has been powered-down during wait mode the PLLSEL bit is cleared and the MCU runs on OSCCLK after leaving wait mode. The software must manually set the PLLSEL bit again, in order to switch system and core clocks to the PLLCLK. If wait mode is entered from self-clock mode, the CRG will continue to check the clock quality until clock check is successful. The PLL and voltage regulator (VREG) will remain enabled. Table 6-11 summarizes the outcome of a clock loss while in wait mode. Table 6-11. Outcome of Clock Loss in Wait Mode | СМЕ | SCME | SCMIE | CRG Actions | | | | |-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0 | Х | Х | Clock failure> No action, clock loss not detected. | | | | | 1 | 0 | Х | Clock failure> CRG performs Clock Monitor Reset immediately | | | | | 1 | 1 | 0 | Clock failure> | | | | | | | | Scenario 1: OSCCLK recovers prior to exiting Wait Mode. - MCU remains in Wait Mode, - VREG enabled, - PLL enabled, - SCM activated, - Start Clock Quality Check, - Set SCMIF interrupt flag. | | | | | | | | Some time later OSCCLK recovers. | | | | | | | | <ul> <li>CM no longer indicates a failure,</li> <li>4096 OSCCLK cycles later Clock Quality Check indicates clock o.k.,</li> <li>SCM deactivated,</li> <li>PLL disabled depending on PLLWAI,</li> <li>VREG remains enabled (never gets disabled in Wait Mode).</li> <li>MCU remains in Wait Mode.</li> </ul> | | | | | | | | Some time later either a wakeup interrupt occurs (no SCM interrupt) - Exit Wait Mode using OSCCLK as system clock (SYSCLK), - Continue normal operation. | | | | | | | | or an External Reset is applied. – Exit Wait Mode using OSCCLK as system clock, – Start reset sequence. | | | | | | | | Scenario 2: OSCCLK does not recover prior to exiting Wait Mode. - MCU remains in Wait Mode, - VREG enabled, - PLL enabled, - SCM activated, - Start Clock Quality Check, - Set SCMIF interrupt flag, - Keep performing Clock Quality Checks (could continue infinitely) while in Wait Mode. | | | | | | | | Some time later either a wakeup interrupt occurs (no SCM interrupt) – Exit Wait Mode in SCM using PLL clock (f <sub>SCM</sub> ) as system clock, – Continue to perform additional Clock Quality Checks until OSCCLK is o.k. again. | | | | | | | | or an External RESET is applied. – Exit Wait Mode in SCM using PLL clock (f <sub>SCM</sub> ) as system clock, – Start reset sequence, – Continue to perform additional Clock Quality Checks until OSCCLK is o.k.again. | | | | Table 6-11. Outcome of Clock Loss in Wait Mode (continued) | СМЕ | SCME | SCMIE | CRG Actions | |-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 1 | Clock failure> - VREG enabled, - PLL enabled, - SCM activated, - Start Clock Quality Check, - SCMIF set. SCMIF generates Self-Clock Mode wakeup interrupt. - Exit Wait Mode in SCM using PLL clock (f <sub>SCM</sub> ) as system clock, - Continue to perform a additional Clock Quality Checks until OSCCLK is o.k. again. | ### 6.4.10 Low-Power Operation in Stop Mode All clocks are stopped in STOP mode, dependent of the setting of the PCE, PRE and PSTP bit. The oscillator is disabled in STOP mode unless the PSTP bit is set. All counters and dividers remain frozen but do not initialize. If the PRE or PCE bits are set, the RTI or COP continues to run in pseudo-stop mode. In addition to disabling system and core clocks the CRG requests other functional units of the MCU (e.g. voltage-regulator) to enter their individual power-saving modes (if available). This is the main difference between pseudo-stop mode and wait mode. After executing the STOP instruction the core requests the CRG to switch the MCU into stop mode. If the PLLSEL bit remains set when entering stop mode, the CRG will switch the system and core clocks to OSCCLK by clearing the PLLSEL bit. Then the CRG disables the PLL, disables the core clock and finally disables the remaining system clocks. As soon as all clocks are switched off, stop mode is active. If pseudo-stop mode (PSTP = 1) is entered from self-clock mode the CRG will continue to check the clock quality until clock check is successful. The PLL and the voltage regulator (VREG) will remain enabled. If full stop mode (PSTP = 0) is entered from self-clock mode an ongoing clock quality check will be stopped. A complete timeout window check will be started when stop mode is exited again. Wake-up from stop mode also depends on the setting of the PSTP bit. Figure 6-24. Stop Mode Entry/Exit Sequence ### 6.4.10.1 Wake-Up from Pseudo-Stop (PSTP=1) Wake-up from pseudo-stop is the same as wake-up from wait mode. There are also three different scenarios for the CRG to restart the MCU from pseudo-stop mode: - External reset - Clock monitor fail - Wake-up interrupt MC9S12KT256 Data Sheet, Rev. 1.16 If the MCU gets an external reset during pseudo-stop mode active, the CRG asynchronously restores all configuration bits in the register space to its default settings and starts the reset generator. After completing the reset sequence processing begins by fetching the normal reset vector. Pseudo-stop mode is exited and the MCU is in run mode again. If the clock monitor is enabled (CME = 1) the MCU is able to leave pseudo-stop mode when loss of oscillator/external clock is detected by a clock monitor fail. If the SCME bit is not asserted the CRG generates a clock monitor fail reset (CMRESET). The CRG's behavior for CMRESET is the same compared to external reset, but another reset vector is fetched after completion of the reset sequence. If the SCME bit is asserted the CRG generates a SCM interrupt if enabled (SCMIE=1). After generating the interrupt the CRG enters self-clock mode and starts the clock quality checker (see Section 6.4.4, "Clock Quality Checker"). Then the MCU continues with normal operation. If the SCM interrupt is blocked by SCMIE = 0, the SCMIF flag will be asserted but the CRG will not wake-up from pseudo-stop mode. If any other interrupt source (e.g. RTI) triggers exit from pseudo-stop mode the MCU immediately continues with normal operation. Because the PLL has been powered-down during stop mode the PLLSEL bit is cleared and the MCU runs on OSCCLK after leaving stop mode. The software must set the PLLSEL bit again, in order to switch system and core clocks to the PLLCLK. Table 6-12 summarizes the outcome of a clock loss while in pseudo-stop mode. Table 6-12. Outcome of Clock Loss in Pseudo-Stop Mode | СМЕ | SCME | SCMIE | CRG Actions | | | | | | |-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 | Х | Х | Clock failure> No action, clock loss not detected. | | | | | | | 1 | 0 | Х | Clock failure> CRG performs Clock Monitor Reset immediately | | | | | | | 1 | 1 | 0 | Clock Monitor failure> | | | | | | | 1 | 1 | 0 | Clock Monitor failure> Scenario 1: OSCCLK recovers prior to exiting Pseudo-Stop Mode. - MCU remains in Pseudo-Stop Mode, - VREG enabled, - PLL enabled, - SCM activated, - Start Clock Quality Check, - Set SCMIF interrupt flag. Some time later OSCCLK recovers. - CM no longer indicates a failure, - 4096 OSCCLK cycles later Clock Quality Check indicates clock o.k., - SCM deactivated, - PLL disabled, - VREG disabled. - MCU remains in Pseudo-Stop Mode. Some time later either a wakeup interrupt occurs (no SCM interrupt) - Exit Pseudo-Stop Mode using OSCCLK as system clock (SYSCLK), - Continue normal operation. or an External Reset is applied. - Exit Pseudo-Stop Mode using OSCCLK as system clock, - Start reset sequence. Scenario 2: OSCCLK does not recover prior to exiting Pseudo-Stop Mode. - MCU remains in Pseudo-Stop Mode, - VREG enabled, - PLL enabled, - SCM activated, - SCM activated, - Start Clock Quality Check, - Set SCMIF interrupt flag, - Keep performing Clock Quality Checks (could continue infinitely) while in Pseudo-Stop Mode Some time later either a wakeup interrupt occurs (no SCM interrupt) - Exit Pseudo-Stop Mode in SCM using PLL clock (f <sub>SCM</sub> ) as system clock - Continue to perform additional Clock Quality Checks until OSCCLK is o.k. again. | | | | | | | | | | or an External RESET is applied. – Exit Pseudo-Stop Mode in SCM using PLL clock (f <sub>SCM</sub> ) as system clock – Start reset sequence, – Continue to perform additional Clock Quality Checks until OSCCLK is o.k.again. | | | | | | Table 6-12. Outcome of Clock Loss in Pseudo-Stop Mode (continued) | CME | SCME | SCMIE | CRG Actions | |-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | 1 | Clock failure> - VREG enabled, - PLL enabled, - SCM activated, - Start Clock Quality Check, - SCMIF set. SCMIF generates Self-Clock Mode wakeup interrupt. - Exit Pseudo-Stop Mode in SCM using PLL clock (f <sub>SCM</sub> ) as system clock, - Continue to perform a additional Clock Quality Checks until OSCCLK is o.k. again. | #### 6.4.10.2 Wake-up from Full Stop (PSTP=0) The MCU requires an external interrupt or an external reset in order to wake-up from stop mode. If the MCU gets an external reset during full stop mode active, the CRG asynchronously restores all configuration bits in the register space to its default settings and will perform a maximum of 50 clock check\_windows (see Section 6.4.4, "Clock Quality Checker"). After completing the clock quality check the CRG starts the reset generator. After completing the reset sequence processing begins by fetching the normal reset vector. Full stop mode is exited and the MCU is in run mode again. If the MCU is woken-up by an interrupt, the CRG will also perform a maximum of 50 clock check\_windows (see Section 6.4.4, "Clock Quality Checker"). If the clock quality check is successful, the CRG will release all system and core clocks and will continue with normal operation. If all clock checks within the timeout-window are failing, the CRG will switch to self-clock mode or generate a clock monitor reset (CMRESET) depending on the setting of the SCME bit. Because the PLL has been powered-down during stop mode the PLLSEL bit is cleared and the MCU runs on OSCCLK after leaving stop mode. The software must manually set the PLLSEL bit again, in order to switch system and core clocks to the PLLCLK. ### NOTE In full stop mode, the clock monitor is disabled and any loss of clock will not be detected. #### 6.5 Resets This section describes how to reset the CRGV4 and how the CRGV4 itself controls the reset of the MCU. It explains all special reset requirements. Because the reset generator for the MCU is part of the CRG, this section also describes all automatic actions that occur during or as a result of individual reset conditions. The reset values of registers and signals are provided in Section 6.3, "Memory Map and Register 252 Freescale Semiconductor MC9S12KT256 Data Sheet, Rev. 1.16 Definition." All reset sources are listed in Table 6-13. Refer to the device overview chapter for related vector addresses and priorities. Table 6-13. Reset Summary | Reset Source | Local Enable | |---------------------|--------------------------| | Power-on Reset | None | | Low Voltage Reset | None | | External Reset | None | | Clock Monitor Reset | PLLCTL (CME=1, SCME=0) | | COP Watchdog Reset | COPCTL (CR[2:0] nonzero) | The reset sequence is initiated by any of the following events: - Low level is detected at the $\overline{RESET}$ pin (external reset). - Power on is detected. - Low voltage is detected. - COP watchdog times out. - Clock monitor failure is detected and self-clock mode was disabled (SCME = 0). Upon detection of any reset event, an internal circuit drives the $\overline{RESET}$ pin low for 128 SYSCLK cycles (see Figure 6-25). Because entry into reset is asynchronous it does not require a running SYSCLK. However, the internal reset circuit of the CRGV4 cannot sequence out of current reset condition without a running SYSCLK. The number of 128 SYSCLK cycles might be increased by n = 3 to 6 additional SYSCLK cycles depending on the internal synchronization latency. After 128+n SYSCLK cycles the $\overline{RESET}$ pin is released. The reset generator of the CRGV4 waits for additional 64 SYSCLK cycles and then samples the RESET pin to determine the originating source. Table 6-14 shows which vector will be fetched. Table 6-14. Reset Vector Selection | Sampled RESET Pin<br>(64 Cycles After<br>Release) | Clock Monitor<br>Reset Pending | Vector Fetch | | | |---------------------------------------------------|--------------------------------|--------------|---------------------------------------------------|--| | 1 | 0 | 0 | POR / LVR / External Reset | | | 1 | 1 | Х | Clock Monitor Reset | | | 1 | 0 | 1 | COP Reset | | | 0 | Х | Х | POR / LVR / External Reset with rise of RESET pin | | #### **NOTE** External circuitry connected to the RESET pin should not include a large capacitance that would interfere with the ability of this signal to rise to a valid logic 1 within 64 SYSCLK cycles after the low drive is released. MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 6 Clocks and Reset Generator (CRGV4) Block Description The internal reset of the MCU remains asserted while the reset generator completes the 192 SYSCLK long reset sequence. The reset generator circuitry always makes sure the internal reset is deasserted synchronously after completion of the 192 SYSCLK cycles. In case the RESET pin is externally driven low for more than these 192 SYSCLK cycles (external reset), the internal reset remains asserted too. Figure 6-25. RESET Timing #### 6.5.1 Clock Monitor Reset The CRGV4 generates a clock monitor reset in case all of the following conditions are true: - Clock monitor is enabled (CME=1) - Loss of clock is detected - Self-clock mode is disabled (SCME=0) The reset event asynchronously forces the configuration registers to their default settings (see Section 6.3, "Memory Map and Register Definition"). In detail the CME and the SCME are reset to logical '1' (which doesn't change the state of the CME bit, because it has already been set). As a consequence, the CRG immediately enters self-clock mode and starts its internal reset sequence. In parallel the clock quality check starts. As soon as clock quality check indicates a valid oscillator clock the CRG switches to OSCCLK and leaves self-clock mode. Because the clock quality checker is running in parallel to the reset generator, the CRG may leave self-clock mode while completing the internal reset sequence. When the reset sequence is finished the CRG checks the internally latched state of the clock monitor fail circuit. If a clock monitor fail is indicated processing begins by fetching the clock monitor reset vector. # 6.5.2 Computer Operating Properly Watchdog (COP) Reset When COP is enabled, the CRG expects sequential write of 0x0055 and 0x00AA (in this order) to the ARMCOP register during the selected time-out period. As soon as this is done, the COP time-out period restarts. If the program fails to do this the CRG will generate a reset. Also, if any value other than 0x0055 or 0x00AA is written, the CRG immediately generates a reset. In case windowed COP operation is enabled writes (0x0055 or 0x00AA) to the ARMCOP register must occur in the last 25% of the selected time-out period. A premature write the CRG will immediately generate a reset. As soon as the reset sequence is completed the reset generator checks the reset condition. If no clock monitor failure is indicated and the latched state of the COP timeout is true, processing begins by fetching the COP vector. ## 6.5.3 Power-On Reset, Low Voltage Reset The on-chip voltage regulator detects when $V_{DD}$ to the MCU has reached a certain level and asserts power-on reset or low voltage reset or both. As soon as a power-on reset or low voltage reset is triggered the CRG performs a quality check on the incoming clock signal. As soon as clock quality check indicates a valid oscillator clock signal the reset sequence starts using the oscillator clock. If after 50 check windows the clock quality check indicated a non-valid oscillator clock the reset sequence starts using self-clock mode. Figure 6-26 and Figure 6-27 show the power-up sequence for cases when the $\overline{RESET}$ pin is tied to $V_{DD}$ and when the $\overline{RESET}$ pin is held low. Figure 6-26. RESET Pin Tied to V<sub>DD</sub> (by a Pull-Up Resistor) Figure 6-27. RESET Pin Held Low Externally ## 6.6 Interrupts The interrupts/reset vectors requested by the CRG are listed in Table 6-15. Refer to the device overview chapter for related vector addresses and priorities. | Interrupt Source | CCR<br>Mask | Local Enable | |---------------------|-------------|-----------------| | Real-time interrupt | I bit | CRGINT (RTIE) | | LOCK interrupt | I bit | CRGINT (LOCKIE) | | SCM interrupt | I bit | CRGINT (SCMIE) | **Table 6-15. CRG Interrupt Vectors** ## 6.6.1 Real-Time Interrupt The CRGV4 generates a real-time interrupt when the selected interrupt time period elapses. RTI interrupts are locally disabled by setting the RTIE bit to 0. The real-time interrupt flag (RTIF) is set to 1 when a timeout occurs, and is cleared to 0 by writing a 1 to the RTIF bit. The RTI continues to run during pseudo-stop mode if the PRE bit is set to 1. This feature can be used for periodic wakeup from pseudo-stop if the RTI interrupt is enabled. ## 6.6.2 PLL Lock Interrupt The CRGV4 generates a PLL lock interrupt when the LOCK condition of the PLL has changed, either from a locked state to an unlocked state or vice versa. Lock interrupts are locally disabled by setting the LOCKIE bit to 0. The PLL Lock interrupt flag (LOCKIF) is set to 1 when the LOCK condition has changed, and is cleared to 0 by writing a 1 to the LOCKIF bit. # 6.6.3 Self-Clock Mode Interrupt The CRGV4 generates a self-clock mode interrupt when the SCM condition of the system has changed, either entered or exited self-clock mode. SCM conditions can only change if the self-clock mode enable bit (SCME) is set to 1. SCM conditions are caused by a failing clock quality check after power-on reset (POR) or low voltage reset (LVR) or recovery from full stop mode (PSTP = 0) or clock monitor failure. For details on the clock quality check refer to Section 6.4.4, "Clock Quality Checker." If the clock monitor is enabled (CME = 1) a loss of external clock will also cause a SCM condition (SCME = 1). SCM interrupts are locally disabled by setting the SCMIE bit to 0. The SCM interrupt flag (SCMIF) is set to 1 when the SCM condition has changed, and is cleared to 0 by writing a 1 to the SCMIF bit. # **Chapter 7 Pierce Oscillator (S12OSCLCPV1)** ### 7.1 Introduction The Pierce oscillator (XOSC) module provides a robust, low-noise and low-power clock source. The module will be operated from the $V_{DDPLL}$ supply rail (2.5 V nominal) and require the minimum number of external components. It is designed for optimal start-up margin with typical crystal oscillators. #### 7.1.1 Features The XOSC will contain circuitry to dynamically control current gain in the output amplitude. This ensures a signal with low harmonic distortion, low power and good noise immunity. - High noise immunity due to input hysteresis - Low RF emissions with peak-to-peak swing limited dynamically - Transconductance (gm) sized for optimum start-up margin for typical oscillators - Dynamic gain control eliminates the need for external current limiting resistor - Integrated resistor eliminates the need for external bias resistor - Low power consumption: - Operates from 2.5 V (nominal) supply - Amplitude control limits power - Clock monitor # 7.1.2 Modes of Operation Two modes of operation exist: - 1. Loop controlled Pierce oscillator - 2. External square wave mode featuring also full swing Pierce without internal feedback resistor # 7.1.3 Block Diagram Figure 7-1 shows a block diagram of the XOSC. Figure 7-1. XOSC Block Diagram # 7.2 External Signal Description This section lists and describes the signals that connect off chip # 7.2.1 V<sub>DDPLL</sub> and V<sub>SSPLL</sub> — Operating and Ground Voltage Pins Theses pins provides operating voltage ( $V_{DDPLL}$ ) and ground ( $V_{SSPLL}$ ) for the XOSC circuitry. This allows the supply voltage to the XOSC to be independently bypassed. # 7.2.2 EXTAL and XTAL — Input and Output Pins These pins provide the interface for either a crystal or a CMOS compatible clock to control the internal clock generator circuitry. EXTAL is the external clock input or the input to the crystal oscillator amplifier. XTAL is the output of the crystal oscillator amplifier. The MCU internal system clock is derived from the EXTAL input frequency. In full stop mode (PSTP = 0), the EXTAL pin is pulled down by an internal resistor of typical 200 k $\Omega$ . #### **NOTE** Freescale recommends an evaluation of the application board and chosen resonator or crystal by the resonator or crystal supplier. Loop controlled circuit is not suited for overtone resonators and crystals. Figure 7-2. Loop Controlled Pierce Oscillator Connections (XCLKS = 0) #### **NOTE** Full swing Pierce circuit is not suited for overtone resonators and crystals without a careful component selection. $<sup>^{\</sup>star}$ R $_{\rm S}$ can be zero (shorted) when use with higher frequency crystals. Refer to manufacturer's data. Figure 7-3. Full Swing Pierce Oscillator Connections (XCLKS = 1) Figure 7-4. External Clock Connections (XCLKS = 1) Chapter 7 Pierce Oscillator (S12OSCLCPV1) # 7.2.3 XCLKS — Input Signal The XCLKS is an input signal which controls whether a crystal in combination with the internal loop controlled (low power) Pierce oscillator is used or whether full swing Pierce oscillator/external clock circuitry is used. Refer to the Device Overview chapter for polarity and sampling conditions of the XCLKS pin. Table 7-1 lists the state coding of the sampled XCLKS signal. Table 7-1. Clock Selection Based on XCLKS | XCLKS | Description | | | | | | |----------------------------------------------|------------------------------------------------------|--|--|--|--|--| | 0 Loop controlled Pierce oscillator selected | | | | | | | | 1 | Full swing Pierce oscillator/external clock selected | | | | | | # 7.3 Memory Map and Register Definition The CRG contains the registers and associated bits for controlling and monitoring the oscillator module. # 7.4 Functional Description The XOSC module has control circuitry to maintain the crystal oscillator circuit voltage level to an optimal level which is determined by the amount of hysteresis being used and the maximum oscillation range. The oscillator block has two external pins, EXTAL and XTAL. The oscillator input pin, EXTAL, is intended to be connected to either a crystal or an external clock source. The selection of loop controlled Pierce oscillator or full swing Pierce oscillator/external clock depends on the XCLKS signal which is sampled during reset. The XTAL pin is an output signal that provides crystal circuit feedback. A buffered EXTAL signal becomes the internal clock. To improve noise immunity, the oscillator is powered by the $V_{DDPLL}$ and $V_{SSPLL}$ power supply pins. #### 7.4.1 Gain Control A closed loop control system will be utilized whereby the amplifier is modulated to keep the output waveform sinusoidal and to limit the oscillation amplitude. The output peak to peak voltage will be kept above twice the maximum hysteresis level of the input buffer. Electrical specification details are provided in the Electrical Characteristics appendix. #### 7.4.2 Clock Monitor The clock monitor circuit is based on an internal RC time delay so that it can operate without any MCU clocks. If no OSCCLK edges are detected within this RC time delay, the clock monitor indicates failure which asserts self-clock mode or generates a system reset depending on the state of SCME bit. If the clock monitor is disabled or the presence of clocks is detected no failure is indicated. The clock monitor function is enabled/disabled by the CME control bit, described in the CRG block description chapter. # 7.4.3 Wait Mode Operation During wait mode, XOSC is not impacted. # 7.4.4 Stop Mode Operation XOSC is placed in a static state when the part is in stop mode except when pseudo-stop mode is enabled. During pseudo-stop mode, XOSC is not impacted. Chapter 7 Pierce Oscillator (S12OSCLCPV1) ## 8.1 Introduction The ATD10B8C is an 8-channel, 10-bit, multiplexed input successive approximation analog-to-digital converter. Refer to device electrical specifications for ATD accuracy. #### 8.1.1 Features - 8/10-bit resolution - 7 μsec, 10-bit single conversion time - Sample buffer amplifier - Programmable sample time - Left/right justified, signed/unsigned result data - External trigger control - Conversion completion interrupt generation - Analog input multiplexer for 8 analog input channels - Analog/digital input pin multiplexing - 1-to-8 conversion sequence lengths - Continuous conversion mode - Multiple channel scans - Configurable external trigger functionality on any AD channel or any of four additional external trigger inputs. The four additional trigger inputs can be chip external or internal. Refer to the device overview chapter for availability and connectivity. - Configurable location for channel wrap around (when converting multiple channels in a sequence). # 8.1.2 Modes of Operation #### 8.1.2.1 Conversion Modes There is software programmable selection between performing single or continuous conversion on a single channel or multiple channels. ## 8.1.2.2 MCU Operating Modes Stop mode Entering stop mode causes all clocks to halt and thus the system is placed in a minimum power standby mode. This aborts any conversion sequence in progress. During recovery from stop mode, there must be a minimum delay for the stop recovery time $t_{SR}$ before initiating a new ATD conversion sequence. Wait mode Entering wait mode the ATD conversion either continues or aborts for low power depending on the logical value of the AWAIT bit. Freeze mode In freeze mode the ATD will behave according to the logical values of the FRZ1 and FRZ0 bits. This is useful for debugging and emulation. ## 8.1.3 Block Diagram Figure 8-1 shows a block diagram of the ATD. # 8.2 External Signal Description This section lists all inputs to the ATD block. # 8.2.1 ANx (x = 7, 6, 5, 4, 3, 2, 1, 0) — Analog Input Pin This pin serves as the analog input channel x. It can also be configured as general purpose digital port pin and/or external trigger for the ATD conversion. # 8.2.2 ETRIG3, ETRIG2, ETRIG1, and ETRIG0 — External Trigger Pins These inputs can be configured to serve as an external trigger for the ATD conversion. Refer to the device overview chapter for availability and connectivity of these inputs. # 8.2.3 V<sub>RH</sub> and V<sub>RL</sub> — High and Low Reference Voltage Pins V<sub>RH</sub> is the high reference voltage and V<sub>RL</sub> is the low reference voltage for ATD conversion. # 8.2.4 V<sub>DDA</sub> and V<sub>SSA</sub> — Power Supply Pins These pins are the power supplies for the analog circuitry of the ATD block. Figure 8-1. ATD Block Diagram # 8.3 Memory Map and Register Definition This section provides a detailed description of all registers accessible in the ATD. # 8.3.1 Module Memory Map Figure 8-2 gives an overview of all ATD registers. #### **NOTE** Register Address = Base Address + Address Offset, where the Base Address is defined at the MCU level and the Address Offset is defined at the module level. ## 8.3.2 Register Descriptions This section describes in address order all the ATD registers and their individual bits. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|----|-----------|------------|--------------|---------|--------|------------|------------|------------| | 0x0000 | R[ | 0 | 0 | 0 | 0 | 0 | WRAP2 | WRAP1 | WRAP0 | | ATDCTL0 | W | | | | | | W.O | | | | 0x0001 | R | ETRIGSEL | 0 | 0 | 0 | 0 | FTRIGCH2 | ETRIGCH1 | ETRIGCH0 | | ATDCTL1 | W | 211110022 | | | | | 2111100112 | 2111100111 | 2111100110 | | 0x0002 | R | ADPU | AFFC | AWAI | ETRIGLE | ETRIGP | ETRIGE | ASCIE | ASCIF | | ATDCTL2 | W | ADIO | AITO | AVVAI | LINIOLL | LINIOI | LINIOL | AOOIL | | | 0x0003 | R | 0 | S8C | S4C | S2C | S1C | FIFO | FRZ1 | FRZ0 | | ATDCTL3 | W | | 360 | 340 | 320 | 310 | FIFO | FNZI | FNZU | | 0x0004 | R | SRES8 | SMP1 | SMP0 | PRS4 | PRS3 | PRS2 | PRS1 | PRS0 | | ATDCTL4 W | W | SKESO | SIVIF | SIVIFU | FN34 | FNOS | FNOZ | FNOT | FNOU | | 0x0005 | R | DJM | DSGN | SCAN | MULT | 0 | СС | СВ | CA | | ATDCTL5 | W | DJIVI | DOGN | SCAN | MOLI | | | СВ | CA | | 0x0006 | R | SCF | 0 | ETORF | FIFOR | 0 | CC2 | CC1 | CC0 | | ATDSTAT0 | W | SCF | | EIORF | FIFUR | | | | | | 0x0007 | R[ | | | | | | | | | | Unimplemente | W | | | | | | | | | | d | | | | | | | | | | | 0x0008<br>ATDTEST0 | R | U | U | U | U | U | U | U | U | | AIDIESIU | W | | | | | | | | | | 0x0009 | R | U | U | 0 | 0 | 0 | 0 | 0 | SC | | ATDTEST1 | W | | | | | | | | | | | [ | | = Unimplem | nented or Re | eserved | | | | | Figure 8-2. ATD Register Summary (Sheet 1 of 5) | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x000A<br>Unimplemente<br>d | R<br>W | | | | | | | | | | 0x000B<br>ATDSTAT1 | R<br>W | CCF7 | CCF6 | CCF5 | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | | 0x000C<br>Unimplemente<br>d | R<br>W | | | | | | | | | | 0x000D<br>ATDDIEN | R<br>W | IEN7 | IEN6 | IEN5 | IEN4 | IEN3 | IEN2 | IEN1 | IEN0 | | 0x000E<br>Unimplemente<br>d | R<br>W | | | | | | | | | | 0x000F<br>PORTAD | R<br>W | PTAD7 | PTAD6 | PTAD5 | PTAD4 | PTAD3 | PTAD2 | PTAD1 | PTAD0 | #### **Left Justified Result Data** **Note:** The read portion of the left justified result data registers has been divided to show the bit position when reading 10-bit and 8-bit conversion data. For more detailed information refer to Section 8.3.2.13, "ATD Conversion Result Registers (ATDDRx)". | 10-BIT<br>8-BIT | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | |----------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------| | W | | | | | | | | | | 8-BIT | U | BIT 0<br>U | 0 | 0 | 0 | 0 | 0 | 0 | | VV | | | | | | | | | | 10-BIT<br>8-BIT | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | W | | | | | | | | | | 8-BIT | U | BIT 0<br>U | 0 | 0 | 0 | 0 | 0 | 0 | | 10-BIT<br>8-BIT<br>W | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | | | BIT 0<br>U | 0 | 0 | 0 | 0 | 0 | 0 0 | | | 10-BIT<br>8-BIT<br>W<br>10-BIT<br>8-BIT<br>W<br>10-BIT<br>8-BIT<br>W<br>10-BIT<br>8-BIT<br>W | 10-BIT BIT 9 MSB BIT 7 MSB W 10-BIT BIT 9 MSB BIT 7 MSB W 10-BIT BIT 1 7 MSB W 10-BIT BIT 7 MSB W 10-BIT BIT 7 MSB 1 | 10-BIT | 10-BIT | 10-BIT | 10-BIT | 10-BIT | 10-BIT | Figure 8-2. ATD Register Summary (Sheet 2 of 5) = Unimplemented or Reserved | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|----------------------|------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | 0x0016<br>ATDDR3H | 10-BIT<br>8-BIT | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | | W | | | | | | | | | | 0x0017<br>ATDDR3L | 10-BIT<br>8-BIT | BIT 1<br>U | BIT 0<br>U | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | | | W | | | | | | | | | | 0x0018<br>ATDDR4H | 10-BIT<br>8-BIT<br>W | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | | | | | | | | | | | | 0x0019<br>ATDDR4L | 10-BIT<br>8-BIT | BIT 1<br>U | BIT 0<br>U | 0<br>0 | 0 | 0<br>0 | 0<br>0 | 0 | 0 | | | W | | | | | | | | | | 0x001A<br>ATDD45H | 10-BIT<br>8-BIT | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | | W | | | | | | | | | | 0x001B<br>ATDD45L | 10-BIT<br>8-BIT | BIT 1<br>U | BIT 0<br>U | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0 | | | W | | | | | | | | | | 0x001C<br>ATDD46H | 10-BIT<br>8-BIT | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | | W | | | | | | | | | | 0x001D<br>ATDDR6L | 10-BIT<br>8-BIT | BIT 1<br>U | BIT 0<br>U | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | | | W | | | | | | | | | | 0x001E<br>ATDD47H | 10-BIT<br>8-BIT | BIT 9 MSB<br>BIT 7 MSB | BIT 8<br>BIT 6 | BIT 7<br>BIT 5 | BIT 6<br>BIT 4 | BIT 5<br>BIT 3 | BIT 4<br>BIT 2 | BIT 3<br>BIT 1 | BIT 2<br>BIT 0 | | | W | | | | | | | | | | 0x001F<br>ATDD47L | 10-BIT<br>8-BIT<br>W | BIT 1<br>U | BIT 0<br>U | 0 | 0 | 0 | 0 | 0 | 0 | | | VV | | | | | | | | | #### **Right Justified Result Data** Note: The read portion of the right justified result data registers has been divided to show the bit position when reading 10-bit and 8-bit conversion data. For more detailed information refer to Section 8.3.2.13, "ATD Conversion Result Registers (ATDDRx)". | 0x0010 | 10-BIT | 0 | 0 | 0 | 0 | 0 | 0 | BIT 9 MSB | BIT 8 | |---------|--------|---|---|---|---|---|---|-----------|-------| | ATDDR0H | 8-BIT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | W | | | | | | | | | = Unimplemented or Reserved Figure 8-2. ATD Register Summary (Sheet 3 of 5) MC9S12KT256 Data Sheet, Rev. 1.16 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|----------------------|--------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | 0x0011<br>ATDDR0L | 10-BIT<br>8-BIT<br>W | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | VV | | | | | | | | | | 0x0012<br>ATDDR1H | 10-BIT<br>8-BIT<br>W | 0 0 | 0<br>0 | 0<br>0 | 0 | 0<br>0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8<br>0 | | | VV | | | | | | | | | | 0x0013<br>ATDDR1L | 10-BIT<br>8-BIT<br>W | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | VV | | | | | | | | | | 0x0014<br>ATDDR2H | 10-BIT<br>8-BIT | 0 | 0 | 0 | 0 | 0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8<br>0 | | | W | | | | | | | | | | 0x0015<br>ATDDR2L | 10-BIT<br>8-BIT | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | W | | | | | | | | | | 0x0016<br>ATDDR3H | 10-BIT<br>8-BIT | 0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8<br>0 | | | W | | | | | | | | | | 0x0017<br>ATDDR3L | 10-BIT<br>8-BIT | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | W | | | | | | | | | | 0x0018<br>ATDDR4H | 10-BIT<br>8-BIT | 0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8<br>0 | | | W | | | | | | | | | | 0x0019<br>ATDDR4L | 10-BIT<br>8-BIT | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | W | | | | | | | | | | 0x001A<br>ATDD45H | 10-BIT<br>8-BIT | 0 0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8<br>0 | | | W | | | | | | | | | | 0x001B<br>ATDD45L | 10-BIT<br>8-BIT | l l | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | W | | | | | | | | | | 0x001C<br>ATDD46H | 10-BIT<br>8-BIT | 0 0 | 0<br>0 | 0 | 0<br>0 | 0<br>0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8 | | | W | | | | | | | | | Figure 8-2. ATD Register Summary (Sheet 4 of 5) = Unimplemented or Reserved MC9S12KT256 Data Sheet, Rev. 1.16 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|-----------------|-----------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | 0x001D<br>ATDDR6L | 10-BIT<br>8-BIT | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | W | | | | | | | | | | 0x001E<br>ATDD47H | 10-BIT<br>8-BIT | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | BIT 9 MSB<br>0 | BIT 8<br>0 | | | W | | | | | | | | | | 0x001F<br>ATDD47L | 10-BIT | BIT 7<br>BIT 7 MSB | BIT 6<br>BIT 6 | BIT 5<br>BIT 5 | BIT 4<br>BIT 4 | BIT 3<br>BIT 3 | BIT 2<br>BIT 2 | BIT 1<br>BIT 1 | BIT 0<br>BIT 0 | | | 8-BIT | | | | | | | | | | | | = Unimplemented or Reserved | | | | | | | | Figure 8-2. ATD Register Summary (Sheet 5 of 5) ## 8.3.2.1 ATD Control Register 0 (ATDCTL0) Writes to this register will abort current conversion sequence but will not start a new sequence. Figure 8-3. ATD Control Register 0 (ATDCTL0) Read: Anytime Write: Anytime **Table 8-1. ATDCTL0 Field Descriptions** | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Wrap Around Channel Select Bits — These bits determine the channel for wrap around when doing multi-channel conversions. The coding is summarized in Table 8-2. | **Table 8-2. Multi-Channel Wrap Around Coding** | WRAP2 | WRAP1 | WRAP0 | Multiple Channel Conversions (MULT = 1) Wrap Around to AN0 after Converting | |-------|-------|-------|-----------------------------------------------------------------------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | AN1 | | 0 | 1 | 0 | AN2 | | 0 | 1 | 1 | AN3 | | 1 | 0 | 0 | AN4 | | 1 | 0 | 1 | AN5 | MC9S12KT256 Data Sheet, Rev. 1.16 ## **Table 8-2. Multi-Channel Wrap Around Coding** | WRAP2 | WRAP1 | WRAP0 | Multiple Channel Conversions (MULT = 1)<br>Wrap Around to AN0 after Converting | |-------|-------|-------|--------------------------------------------------------------------------------| | 1 | 1 | 0 | AN6 | | 1 | 1 | 1 | AN7 | ## 8.3.2.2 ATD Control Register 1 (ATDCTL1) Writes to this register will abort current conversion sequence but will not start a new sequence. Module Base + 0x0001 Figure 8-4. ATD Control Register 1 (ATDCTL1) **Table 8-3. ATDCTL1 Field Descriptions** | Field | Description | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ETRIGSEL | External Trigger Source Select — This bit selects the external trigger source to be either one of the AD channels or one of the ETRIG3–0 inputs. See the device overview chapter for availability and connectivity of ETRIG3–0 inputs. If ETRIG3–0 input option is not available, writing a 1 to ETRISEL only sets the bit but has not effect, that means still one of the AD channels (selected by ETRIGCH2–0) is the source for external trigger. The coding is summarized in Table 8-4. | | 2-0<br>ETRIGCH[2:0] | <b>External Trigger Channel Select</b> — These bits select one of the AD channels or one of the ETRIG3–0 inputs as source for the external trigger. The coding is summarized in Table 8-4. | **Table 8-4. External Trigger Channel Select Coding** | ETRIGSEL | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 | External trigger source is | |----------|----------|----------|----------|----------------------------| | 0 | 0 | 0 | 0 | AN0 | | 0 | 0 | 0 | 1 | AN1 | | 0 | 0 | 1 | 0 | AN2 | | 0 | 0 | 1 | 1 | AN3 | | 0 | 1 | 0 | 0 | AN4 | | 0 | 1 | 0 | 1 | AN5 | | 0 | 1 | 1 | 0 | AN6 | | 0 | 1 | 1 | 1 | AN7 | | 1 | 0 | 0 | 0 | ETRIG0 <sup>1</sup> | | 1 | 0 | 0 | 1 | ETRIG1 <sup>1</sup> | | 1 | 0 | 1 | 0 | ETRIG2 <sup>1</sup> | | 1 | 0 | 1 | 1 | ETRIG3 <sup>1</sup> | | 1 | 1 | Х | Х | Reserved | Only if ETRIG3-0 input option is available (see device overview chapter), else ETRISEL is ignored, that means external trigger source is still on one of the AD channels selected by ETRIGCH2-0 ## 8.3.2.3 ATD Control Register 2 (ATDCTL2) This register controls power down, interrupt and external trigger. Writes to this register will abort current conversion sequence but will not start a new sequence. Module Base + 0x0002 Figure 8-5. ATD Control Register 2 (ATDCTL2) **Table 8-5. ATDCTL2 Field Descriptions** | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADPU | ATD Power Up — This bit provides on/off control over the ATD block allowing reduced MCU power consumption. Because analog electronic is turned off when powered down, the ATD requires a recovery time period after ADPU bit is enabled. 0 Power down ATD. Flags (SCF, CCFx, ETORF, FIFOR) can not be cleared. 1 Normal ATD functionality | | 6<br>AFFC | ATD Fast Flag Clear All O ATD flag clearing operates normally (read the status register ATDSTAT1 before reading the result register to clear the associate CCF flag). Changes all ATD conversion complete flags to a fast clear sequence. Any access to a result register will cause the associate CCF flag to clear automatically. | | 5<br>AWAI | ATD Power Down in Wait Mode — When entering wait mode this bit provides on/off control over the ATD block allowing reduced MCU power. Because analog electronic is turned off when powered down, the ATD requires a recovery time period after exit from Wait mode. O ATD continues to run in Wait mode Halt conversion and power down ATD during wait mode After exiting wait mode with an interrupt conversion will resume. But due to the recovery time the result of this conversion should be ignored. | | 4<br>ETRIGLE | External Trigger Level/Edge Control — This bit controls the sensitivity of the external trigger signal. See Table 8-6 for details. | | 3<br>ETRIGP | External Trigger Polarity — This bit controls the polarity of the external trigger signal. See Table 8-6 for details. | | 2<br>ETRIGE | External Trigger Mode Enable — This bit enables the external trigger on one of the AD channels or one of the ETRIG3–0 inputs as described in Table 8-4. If external trigger source is one of the AD channels, the digital input buffer of this channel is enabled. The external trigger allows to synchronize sample and ATD conversions processes with external events. 0 Disable external trigger 1 Enable external trigger Note: If using one of the AD channel as external trigger (ETRIGSEL = 0) the conversion results for this channel have no meaning while external trigger mode is enabled. | Table 8-5. ATDCTL2 Field Descriptions (continued) | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>ASCIE | ATD Sequence Complete Interrupt Enable 0 ATD Sequence Complete interrupt requests are disabled. 1 ATD Interrupt will be requested whenever ASCIF = 1 is set. | | 0<br>ASCIF | ATD Sequence Complete Interrupt Flag — If ASCIE = 1 the ASCIF flag equals the SCF flag (see Section 8.3.2.7, "ATD Status Register 0 (ATDSTAT0)"), else ASCIF reads zero. Writes have no effect. 0 No ATD interrupt occurred 1 ATD sequence complete interrupt pending | **Table 8-6. External Trigger Configurations** | ETRIGLE | ETRIGP | External Trigger Sensitivity | |---------|--------|------------------------------| | 0 | 0 | Falling edge | | 0 | 1 | Rising edge | | 1 | 0 | Low level | | 1 | 1 | High level | # 8.3.2.4 ATD Control Register 3 (ATDCTL3) This register controls the conversion sequence length, FIFO for results registers and behavior in freeze mode. Writes to this register will abort current conversion sequence but will not start a new sequence. Module Base + 0x0003 Figure 8-6. ATD Control Register 3 (ATDCTL3) **Table 8-7. ATDCTL3 Field Descriptions** | Field | Description | |-----------|---------------------------------------------------------------------------------------------------------------------| | 6–3 | <b>Conversion Sequence Length</b> — These bits control the number of conversions per sequence. Table 8-8 shows | | S8C, S4C, | all combinations. At reset, S4C is set to 1 (sequence length is 4). This is to maintain software continuity to HC12 | | S2C, S1C | Family. | 275 Table 8-7. ATDCTL3 Field Descriptions (continued) | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>FIFO | <b>Result Register FIFO Mode</b> — If this bit is zero (non-FIFO mode), the A/D conversion results map into the result registers based on the conversion sequence; the result of the first conversion appears in the first result register, the second result in the second result register, and so on. | | | If this bit is one (FIFO mode) the conversion counter is not reset at the beginning or ending of a conversion sequence; sequential conversion results are placed in consecutive result registers. In a continuously scanning conversion sequence, the result register counter will wrap around when it reaches the end of the result register file. The conversion counter value (CC2-0 in ATDSTAT0) can be used to determine where in the result register file, the current conversion result will be placed. | | | Aborting a conversion or starting a new conversion by write to an ATDCTL register (ATDCTL5-0) clears the conversion counter even if FIFO=1. So the first result of a new conversion sequence, started by writing to ATDCTL5, will always be place in the first result register (ATDDDR0). Intended usage of FIFO mode is continuos conversion (SCAN=1) or triggered conversion (ETRIG=1). | | | Finally, which result registers hold valid data can be tracked using the conversion complete flags. Fast flag clear mode may or may not be useful in a particular application to track valid data. O Conversion results are placed in the corresponding result register up to the selected sequence length. Conversion results are placed in consecutive result registers (wrap around at end). | | 1–0<br>FRZ[1:0] | Background Debug Freeze Enable — When debugging an application, it is useful in many cases to have the ATD pause when a breakpoint (Freeze Mode) is encountered. These 2 bits determine how the ATD will respond to a breakpoint as shown in Table 8-9. Leakage onto the storage node and comparator reference capacitors may compromise the accuracy of an immediately frozen conversion depending on the length of the freeze period. | **Table 8-8. Conversion Sequence Length Coding** | S8C | S4C | S2C | S1C | Number of Conversions per Sequence | |-----|-----|-----|-----|------------------------------------| | 0 | 0 | 0 | 0 | 8 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | Х | Х | Х | 8 | Table 8-9. ATD Behavior in Freeze Mode (Breakpoint) | FRZ1 | FRZ0 | Behavior in Freeze Mode | |------|------|----------------------------------------| | 0 | 0 | Continue conversion | | 0 | 1 | Reserved | | 1 | 0 | Finish current conversion, then freeze | | 1 | 1 | Freeze Immediately | MC9S12KT256 Data Sheet, Rev. 1.16 ## 8.3.2.5 ATD Control Register 4 (ATDCTL4) This register selects the conversion clock frequency, the length of the second phase of the sample time and the resolution of the A/D conversion (i.e.: 8-bits or 10-bits). Writes to this register will abort current conversion sequence but will not start a new sequence. Module Base + 0x0004 Figure 8-7. ATD Control Register 4 (ATDCTL4) Table 8-10. ATDCTL4 Field Descriptions | Field | Description | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SRES8 | A/D Resolution Select — This bit selects the resolution of A/D conversion results as either 8 or 10 bits. The A/D converter has an accuracy of 10 bits; however, if low resolution is required, the conversion can be speeded up by selecting 8-bit resolution. 0 10-bit resolution 8-bit resolution | | 6–5<br>SMP[1:0] | Sample Time Select — These two bits select the length of the second phase of the sample time in units of ATD conversion clock cycles. Note that the ATD conversion clock period is itself a function of the prescaler value (bits PRS4–0). The sample time consists of two phases. The first phase is two ATD conversion clock cycles long and transfers the sample quickly (via the buffer amplifier) onto the A/D machine's storage node. The second phase attaches the external analog signal directly to the storage node for final charging and high accuracy. Table 8-11 lists the lengths available for the second sample phase. | | 4–0<br>PRS[4:0] | ATD Clock Prescaler — These 5 bits are the binary value prescaler value PRS. The ATD conversion clock frequency is calculated as follows: ATDclock = [BusClock] [PRS+1] × 0.5 | | | Note: The maximum ATD conversion clock frequency is half the bus clock. The default (after reset) prescaler value is 5 which results in a default ATD conversion clock frequency that is bus clock divided by 12. Table 8-12 illustrates the divide-by operation and the appropriate range of the bus clock. | **Table 8-11. Sample Time Select** | SMP1 | SMP0 | Length of 2nd Phase of Sample Time | |------|------|------------------------------------| | 0 | 0 | 2 A/D conversion clock periods | | 0 | 1 | 4 A/D conversion clock periods | | 1 | 0 | 8 A/D conversion clock periods | | 1 | 1 | 16 A/D conversion clock periods | **Table 8-12. Clock Prescaler Values** | Prescale Value | Total Divisor<br>Value | Max. Bus Clock <sup>1</sup> | Min. Bus Clock <sup>2</sup> | |----------------|------------------------|-----------------------------|-----------------------------| | 00000 | Divide by 2 | 4 MHz | 1 MHz | | 00001 | Divide by 4 | 8 MHz | 2 MHz | | 00010 | Divide by 6 | 12 MHz | 3 MHz | | 00011 | Divide by 8 | 16 MHz | 4 MHz | | 00100 | Divide by 10 | 20 MHz | 5 MHz | | 00101 | Divide by 12 | 24 MHz | 6 MHz | | 00110 | Divide by 14 | 28 MHz | 7 MHz | | 00111 | Divide by 16 | 32 MHz | 8 MHz | | 01000 | Divide by 18 | 36 MHz | 9 MHz | | 01001 | Divide by 20 | 40 MHz | 10 MHz | | 01010 | Divide by 22 | 44 MHz | 11 MHz | | 01011 | Divide by 24 | 48 MHz | 12 MHz | | 01100 | Divide by 26 | 52 MHz | 13 MHz | | 01101 | Divide by 28 | 56 MHz | 14 MHz | | 01110 | Divide by 30 | 60 MHz | 15 MHz | | 01111 | Divide by 32 | 64 MHz | 16 MHz | | 10000 | Divide by 34 | 68 MHz | 17 MHz | | 10001 | Divide by 36 | 72 MHz | 18 MHz | | 10010 | Divide by 38 | 76 MHz | 19 MHz | | 10011 | Divide by 40 | 80 MHz | 20 MHz | | 10100 | Divide by 42 | 84 MHz | 21 MHz | | 10101 | Divide by 44 | 88 MHz | 22 MHz | | 10110 | Divide by 46 | 92 MHz | 23 MHz | | 10111 | Divide by 48 | 96 MHz | 24 MHz | | 11000 | Divide by 50 | 100 MHz | 25 MHz | | 11001 | Divide by 52 | 104 MHz | 26 MHz | | 11010 | Divide by 54 | 108 MHz | 27 MHz | | 11011 | Divide by 56 | 112 MHz | 28 MHz | | 11100 | Divide by 58 | 116 MHz | 29 MHz | | 11101 | Divide by 60 | 120 MHz | 30 MHz | | 11110 | Divide by 62 | 124 MHz | 31 MHz | | 11111 | Divide by 64 | 128 MHz | 32 MHz | Maximum ATD conversion clock frequency is 2 MHz. The maximum allowed bus clock frequency is shown in this column. Minimum ATD conversion clock frequency is 500 kHz. The minimum allowed bus clock frequency is shown in this column. ## 8.3.2.6 ATD Control Register 5 (ATDCTL5) This register selects the type of conversion sequence and the analog input channels sampled. Writes to this register will abort current conversion sequence and start a new conversion sequence. Module Base + 0x0005 Figure 8-8. ATD Control Register 5 (ATDCTL5) Read: Anytime Write: Anytime **Table 8-13. ATDCTL5 Field Descriptions** | Field | Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DJM | Result Register Data Justification — This bit controls justification of conversion data in the result registers. See Section 8.3.2.13, "ATD Conversion Result Registers (ATDDRx)," for details. 0 Left justified data in the result registers 1 Right justified data in the result registers | | 6<br>DSGN | Result Register Data Signed or Unsigned Representation — This bit selects between signed and unsigned conversion data representation in the result registers. Signed data is represented as 2's complement. Signed data is not available in right justification. See Section 8.3.2.13, "ATD Conversion Result Registers (ATDDRx)," for details. 0 Unsigned data representation in the result registers 1 Signed data representation in the result registers Table 8-14 summarizes the result data formats available and how they are set up using the control bits. Table 8-15 illustrates the difference between the signed and unsigned, left justified output codes for an input signal range between 0 and 5.12 Volts. | | 5<br>SCAN | Continuous Conversion Sequence Mode — This bit selects whether conversion sequences are performed continuously or only once. O Single conversion sequence Continuous conversion sequences (scan mode) | | 4<br>MULT | Multi-Channel Sample Mode — When MULT is 0, the ATD sequence controller samples only from the specified analog input channel for an entire conversion sequence. The analog channel is selected by channel selection code (control bits CC/CB/CA located in ATDCTL5). When MULT is 1, the ATD sequence controller samples across channels. The number of channels sampled is determined by the sequence length value (S8C, S4C, S2C, S1C). The first analog channel examined is determined by channel selection code (CC, CB, CA control bits); subsequent channels sampled in the sequence are determined by incrementing the channel selection code. O Sample only one channel Sample across several channels | | 2–0<br>CC, CB, CA | Analog Input Channel Select Code — These bits select the analog input channel(s) whose signals are sampled and converted to digital codes. Table 8-16 lists the coding used to select the various analog input channels. In the case of single channel scans (MULT = 0), this selection code specified the channel examined. In the case of multi-channel scans (MULT = 1), this selection code represents the first channel to be examined in the conversion sequence. Subsequent channels are determined by incrementing channel selection code; selection codes that reach the maximum value wrap around to the minimum value. | MC9S12KT256 Data Sheet, Rev. 1.16 Table 8-14. Available Result Data Formats | SRES8 | DJM | DSGN | Result Data Formats<br>Description and Bus Bit Mapping | |-------|-----|------|--------------------------------------------------------| | 1 | 0 | 0 | 8-bit / left justified / unsigned — bits 8–15 | | 1 | 0 | 1 | 8-bit / left justified / signed — bits 8–15 | | 1 | 1 | X | 8-bit / right justified / unsigned — bits 0-7 | | 0 | 0 | 0 | 10-bit / left justified / unsigned — bits 6–15 | | 0 | 0 | 1 | 10-bit / left justified / signed — bits 6–15 | | 0 | 1 | X | 10-bit / right justified / unsigned — bits 0–9 | Table 8-15. Left Justified, Signed, and Unsigned ATD Output Codes | Input Signal V <sub>RL</sub> = 0 Volts V <sub>RH</sub> = 5.12 Volts | Signed<br>8-Bit<br>Codes | Unsigned<br>8-Bit<br>Codes | Signed<br>10-Bit<br>Codes | Unsigned<br>10-Bit<br>Codes | |---------------------------------------------------------------------|--------------------------|----------------------------|---------------------------|-----------------------------| | 5.120 Volts | 7F | FF | 7FC0 | FFC0 | | 5.100 | 7F | FF | 7F00 | FF00 | | 5.080 | 7E | FE | 7E00 | FE00 | | 2.580<br>2.560 | 01<br>00 | 81<br>80 | 0100<br>0000 | 8100<br>8000 | | 2.540 | FF | 7F | FF00 | 7F00 | | 0.020<br>0.000 | 81<br>80 | 01<br>00 | 8100<br>8000 | 0100<br>0000 | Table 8-16. Analog Input Channel Select Coding | СС | СВ | CA | Analog Input<br>Channel | |----|----|----|-------------------------| | 0 | 0 | 0 | AN0 | | 0 | 0 | 1 | AN1 | | 0 | 1 | 0 | AN2 | | 0 | 1 | 1 | AN3 | | 1 | 0 | 0 | AN4 | | 1 | 0 | 1 | AN5 | | 1 | 1 | 0 | AN6 | | 1 | 1 | 1 | AN7 | ## 8.3.2.7 ATD Status Register 0 (ATDSTAT0) This read-only register contains the sequence complete flag, overrun flags for external trigger and FIFO mode, and the conversion counter. Module Base + 0x0006 Figure 8-9. ATD Status Register 0 (ATDSTAT0) Read: Anytime Write: Anytime (No effect on (CC2, CC1, CC0)) **Table 8-17. ATDSTAT0 Field Descriptions** | First | December 1 and a | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Description | | 7<br>SCF | Sequence Complete Flag — This flag is set upon completion of a conversion sequence. If conversion sequences are continuously performed (SCAN = 1), the flag is set after each one is completed. This flag can be cleared when ADPU=1 and one of the following occurs: A) Write "1" to SCF B) Write to ATDCTL5 (a new conversion sequence is started) C) If AFFC=1 and read of a result register Conversion sequence not completed Conversion sequence has completed | | 5<br>ETORF | External Trigger Overrun Flag — While in edge trigger mode (ETRIGLE = 0), if additional active edges are detected while a conversion sequence is in process the overrun flag is set. This flag can be cleared when ADPU=1 and one of the following occurs: A) Write "1" to ETORF B) Write to ATDCTL2, ATDCTL3 or ATDCTL4 (a conversion sequence is aborted) C) Write to ATDCTL5 (a new conversion sequence is started) No External trigger over run error has occurred External trigger over run error has occurred | | 4<br>FIFOR | FIFO Over Run Flag — This bit indicates that a result register has been written to before its associated conversion complete flag (CCF) has been cleared. This flag is most useful when using the FIFO mode because the flag potentially indicates that result registers are out of sync with the input channels. However, it is also practical for non-FIFO modes, and indicates that a result register has been over written before it has been read (i.e., the old data has been lost). This flag can be cleared when ADPU=1 and one of the following occurs: A) Write "1" to FIFOR B) Start a new conversion sequence (write to ATDCTL5 or external trigger) No over run has occurred An over run condition exists | | 2–0<br>CC[2:0] | Conversion Counter — These 3 read-only bits are the binary value of the conversion counter. The conversion counter points to the result register that will receive the result of the current conversion. E.g. CC2 = 1, CC1 = 1, CC0 = 0 indicates that the result of the current conversion will be in ATD result register 6. If in non-FIFO mode (FIFO = 0) the conversion counter is initialized to zero at the begin and end of the conversion sequence. If in FIFO mode (FIFO = 1) the register counter is not initialized. The conversion counters wraps around when its maximum value is reached. Aborting a conversion or starting a new conversion by write to an ATDCTL register (ATDCTL5-0) clears the conversion counter even if FIFO=1. | MC9S12KT256 Data Sheet, Rev. 1.16 ## 8.3.2.8 Reserved Register (ATDTEST0) Module Base + 0x0008 Figure 8-10. Reserved Register (ATDTEST0) Read: Anytime, returns unpredictable values Write: Anytime in special modes, unimplemented in normal modes #### **NOTE** Writing to this register when in special modes can alter functionality. ## 8.3.2.9 ATD Test Register 1 (ATDTEST1) This register contains the SC bit used to enable special channel conversions. Module Base + 0x0009 Figure 8-11. ATD Test Register 1 (ATDTEST1) Read: Anytime, returns unpredictable values for Bit7 and Bit6 Write: Anytime **Table 8-18. ATDTEST1 Field Descriptions** | Field | Description | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>SC | Special Channel Conversion Bit — If this bit is set, then special channel conversion can be selected using CC, CB and CA of ATDCTL5. Table 8-19 lists the coding. 0 Special channel conversions disabled 1 Special channel conversions enabled Note: Always write remaining bits of ATDTEST1 (Bit7 to Bit1) zero when writing SC bit. Not doing so might result in unpredictable ATD behavior. | Table 8-19. Special Channel Select Coding | sc | СС | СВ | CA | Analog Input Channel | |----|----|----|----|-----------------------------------------| | 1 | 0 | Х | Х | Reserved | | 1 | 1 | 0 | 0 | V <sub>RH</sub> | | 1 | 1 | 0 | 1 | $V_{RL}$ | | 1 | 1 | 1 | 0 | (V <sub>RH</sub> +V <sub>RL</sub> ) / 2 | | 1 | 1 | 1 | 1 | Reserved | # 8.3.2.10 ATD Status Register 1 (ATDSTAT1) This read-only register contains the conversion complete flags. Module Base + 0x000B Figure 8-12. ATD Status Register 1 (ATDSTAT1) Read: Anytime Write: Anytime, no effect Table 8-20. ATDSTAT1 Field Descriptions | Field | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>CCF[7:0] | Conversion Complete Flag x (x = 7, 6, 5, 4, 3, 2, 1, 0) — A conversion complete flag is set at the end of each conversion in a conversion sequence. The flags are associated with the conversion position in a sequence (and also the result register number). Therefore, CCF0 is set when the first conversion in a sequence is complete and the result is available in result register ATDDR0; CCF1 is set when the second conversion in a sequence is complete and the result is available in ATDDR1, and so forth. A flag CCFx (x = 7, 6, 5, 4, 3, 2,1, 70) is cleared when ADPU=1 and one of the following occurs: A) Write to ATDCTL5 (a new conversion sequence is started) B) If AFFC=0 and read of ATDSTAT1 followed by read of result register ATDDRx C) If AFFC=1 and read of result register ATDDRx In case of a concurrent set and clear on CCFx: The clearing by method A) will overwrite the set. The clearing by methods B) or C) will be overwritten by the set. Conversion number x not completed Conversion number x has completed, result ready in ATDDRx | ## 8.3.2.11 ATD Input Enable Register (ATDDIEN) Module Base + 0x000D Figure 8-13. ATD Input Enable Register (ATDDIEN) Read: Anytime Write: Anytime **Table 8-21. ATDDIEN Field Descriptions** | Field | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0 | ATD Digital Input Enable on channel x (x = 7, 6, 5, 4, 3, 2, 1, 0) — This bit controls the digital input buffer from | | IEN[7:0] | the analog input pin (ANx) to PTADx data register. | | | 0 Disable digital input buffer to PTADx | | | 1 Enable digital input buffer to PTADx. | | | Note: Setting this bit will enable the corresponding digital input buffer continuously. If this bit is set while | | | simultaneously using it as an analog port, there is potentially increased power consumption because the digital input buffer maybe in the linear region. | ## 8.3.2.12 Port Data Register (PORTAD) The data port associated with the ATD can be configured as general-purpose I/O or input only, as specified in the device overview. The port pins are shared with the analog A/D inputs AN7–0. Module Base + 0x000F Figure 8-14. Port Data Register (PORTAD) Read: Anytime Write: Anytime, no effect The A/D input channels may be used for general purpose digital input. Table 8-22. PORTAD Field Descriptions | /D Channel x (ANx) Digital Input (x = 7, 6, 5, 4, 3, 2, 1, 0) — If the digital input buffer on the ANx pin is enabled | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ENx = 1) or channel x is enabled as external trigger (ETRIGE = 1,ETRIGCH[2–0] = x,ETRIGSEL = 0) read turns the logic level on ANx pin (signal potentials not meeting $V_{IL}$ or $V_{IH}$ specifications will have an determinate value). | | the digital input buffers are disabled (IENx = 0) and channel x is not enabled as external trigger, read returns "1". eset sets all PORTAD0 bits to "1". | | tu<br>de<br>the | ## 8.3.2.13 ATD Conversion Result Registers (ATDDRx) The A/D conversion results are stored in 8 read-only result registers. The result data is formatted in the result registers based on two criteria. First there is left and right justification; this selection is made using the DJM control bit in ATDCTL5. Second there is signed and unsigned data; this selection is made using the DSGN control bit in ATDCTL5. Signed data is stored in 2's complement format and only exists in left justified format. Signed data selected for right justified format is ignored. Read: Anytime Write: Anytime in special mode, unimplemented in normal modes #### 8.3.2.13.1 Left Justified Result Data Module Base + 0x0010 = ATDDR0H, 0x0012 = ATDDR1H, 0x0014 = ATDDR2H, 0x0016 = ATDDR3H Module Base + 0x0018 = ATDDR4H, 0x001A = ATDDR5H, 0x001C = ATDDR6H, 0x001E = ATDDR7H | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |-------|-----------------------------|-------|-------|-------|-------|-------|-------|-------|-------------| | R | BIT 9 MSB | BIT 8 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | 10-bit data | | R | BIT 7 MSB | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | 8-bit data | | W | | | | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | | = Unimplemented or Reserved | | | | | | | | | Figure 8-15. Left Justified, ATD Conversion Result Register, High Byte (ATDDRxH) $\label{eq:module Base + 0x0011 = ATDDR0L, 0x0013 = ATDDR1L, 0x0015 = ATDDR2L, 0x0017 = ATDDR3L \\ Module Base + 0x0019 = ATDDR4L, 0x001B = ATDDR5L, 0x001D = ATDDR6L, 0x001F = ATDDR7L \\ \label{eq:module Base + 0x0019}$ Figure 8-16. Left Justified, ATD Conversion Result Register, Low Byte (ATDDRxL) #### 8.3.2.13.2 Right Justified Result Data Module Base + 0x0010 = ATDDR0H, 0x0012 = ATDDR1H, 0x0014 = ATDDR2H, 0x0016 = ATDDR3H Module Base + 0x0018 = ATDDR4H, 0x001A = ATDDR5H, 0x001C = ATDDR6H, 0x001E = ATDDR7H | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|-----------------------------|---|---|---|---|-----------|-------|-------------| | R | 0 | 0 | 0 | 0 | 0 | 0 | BIT 9 MSB | BIT 8 | 10-bit data | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8-bit data | | W | | | | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | • | | | | = Unimplemented or Reserved | | | | | | | | Figure 8-17. Right Justified, ATD Conversion Result Register, High Byte (ATDDRxH) $\label{eq:module Base + 0x0011 = ATDDR0L, 0x0013 = ATDDR1L, 0x0015 = ATDDR2L, 0x0017 = ATDDR3L \\ Module Base + 0x0019 = ATDDR4L, 0x001B = ATDDR5L, 0x001D = ATDDR6L, 0x001F = ATDDR7L \\ \label{eq:module Base + 0x0019}$ Figure 8-18. Right Justified, ATD Conversion Result Register, Low Byte (ATDDRxL) # 8.4 Functional Description The ATD is structured in an analog and a digital sub-block. # 8.4.1 Analog Sub-Block The analog sub-block contains all analog electronics required to perform a single conversion. Separate power supplies $V_{DDA}$ and $V_{SSA}$ allow to isolate noise of other MCU circuitry from the analog sub-block. # 8.4.1.1 Sample and Hold Machine The sample and hold (S/H) machine accepts analog signals from the external surroundings and stores them as capacitor charge on a storage node. The sample process uses a two stage approach. During the first stage, the sample amplifier is used to quickly charge the storage node. The second stage connects the input directly to the storage node to complete the sample for high accuracy. When not sampling, the sample and hold machine disables its own clocks. The analog electronics still draw their quiescent current. The power down (ADPU) bit must be set to disable both the digital clocks and the analog power consumption. The input analog signals are unipolar and must fall within the potential range of $V_{SSA}$ to $V_{DDA}$ . ## 8.4.1.2 Analog Input Multiplexer The analog input multiplexer connects one of the 8 external analog input channels to the sample and hold machine. ## 8.4.1.3 Sample Buffer Amplifier The sample amplifier is used to buffer the input analog signal so that the storage node can be quickly charged to the sample potential. ## 8.4.1.4 Analog-to-Digital (A/D) Machine The A/D Machine performs analog to digital conversions. The resolution is program selectable at either 8 or 10 bits. The A/D machine uses a successive approximation architecture. It functions by comparing the stored analog sample potential with a series of digitally generated analog potentials. By following a binary search algorithm, the A/D machine locates the approximating potential that is nearest to the sampled potential. When not converting the A/D machine disables its own clocks. The analog electronics still draws quiescent current. The power down (ADPU) bit must be set to disable both the digital clocks and the analog power consumption. Only analog input signals within the potential range of $V_{RL}$ to $V_{RH}$ (A/D reference potentials) will result in a non-railed digital output codes. ## 8.4.2 Digital Sub-Block This subsection explains some of the digital features in more detail. See register descriptions for all details. # 8.4.2.1 External Trigger Input The external trigger feature allows the user to synchronize ATD conversions to the external environment events rather than relying on software to signal the ATD module when ATD conversions are to take place. The external trigger signal (out of reset ATD channel 7, configurable in ATDCTL1) is programmable to be edge or level sensitive with polarity control. Table 8-23 gives a brief description of the different combinations of control bits and their effect on the external trigger function. **Table 8-23. External Trigger Control Bits** | ETRIGLE | ETRIGP | ETRIGE | SCAN | Description | |---------|--------|--------|------|-------------------------------------------------------------------------------| | Х | Х | 0 | 0 | Ignores external trigger. Performs one conversion sequence and stops. | | Х | Х | 0 | 1 | Ignores external trigger. Performs continuous conversion sequences. | | 0 | 0 | 1 | Х | Falling edge triggered. Performs one conversion sequence per trigger. | | 0 | 1 | 1 | Х | Rising edge triggered. Performs one conversion sequence per trigger. | | 1 | 0 | 1 | Х | Trigger active low. Performs continuous conversions while trigger is active. | | 1 | 1 | 1 | Х | Trigger active high. Performs continuous conversions while trigger is active. | During a conversion, if additional active edges are detected the overrun error flag ETORF is set. In either level or edge triggered modes, the first conversion begins when the trigger is received. In both cases, the maximum latency time is one bus clock cycle plus any skew or delay introduced by the trigger circuitry. #### **NOTE** The conversion results for the external trigger ATD channel 7 have no meaning while external trigger mode is enabled. Once ETRIGE is enabled, conversions cannot be started by a write to ATDCTL5, but rather must be triggered externally. If the level mode is active and the external trigger both de-asserts and re-asserts itself during a conversion sequence, this does not constitute an overrun; therefore, the flag is not set. If the trigger is left asserted in level mode while a sequence is completing, another sequence will be triggered immediately. # 8.4.2.2 General Purpose Digital Input Port Operation The input channel pins can be multiplexed between analog and digital data. As analog inputs, they are multiplexed and sampled to supply signals to the A/D converter. As digital inputs, they supply external input data that can be accessed through the digital port register PORTAD (input-only). The analog/digital multiplex operation is performed in the input pads. The input pad is always connected to the analog inputs of the ATD. The input pad signal is buffered to the digital port registers. This buffer can be turned on or off with the ATDDIEN register. This is important so that the buffer does not draw excess current when analog potentials are presented at its input. #### 8.4.2.3 Low Power Modes The ATD can be configured for lower MCU power consumption in 3 different ways: - 1. Stop mode: This halts A/D conversion. Exit from stop mode will resume A/D conversion, but due to the recovery time the result of this conversion should be ignored. - 2. Wait mode with AWAI = 1: This halts A/D conversion. Exit from wait mode will resume A/D conversion, but due to the recovery time the result of this conversion should be ignored. - 3. Writing ADPU = 0 (Note that all ATD registers remain accessible.): This aborts any A/D conversion in progress. Note that the reset value for the ADPU bit is zero. Therefore, when this module is reset, it is reset into the power down state. # 8.5 Initialization/Application Information # 8.5.1 Setting up and starting an A/D conversion The following describes a typical setup procedure for starting A/D conversions. It is highly recommended to follow this procedure to avoid common mistakes. Each step of the procedure will have a general remark and a typical example ## 8.5.1.1 Step 1 Power up the ATD and concurrently define other settings in ATDCTL2 Example: Write to ATDCTL2: ADPU=1 -> powers up the ATD, ASCIE=1 enable interrupt on finish of a conversion sequence. ## 8.5.1.2 Step 2 Wait for the ATD Recovery Time t<sub>REC</sub> before you proceed with Step 3. Example: Use the CPU in a branch loop to wait for a defined number of bus clocks. # 8.5.1.3 Step 3 Configure how many conversions you want to perform in one sequence and define other settings in ATDCTL3. Example: Write S4C=1 to do 4 conversions per sequence. # 8.5.1.4 Step 4 Configure resolution, sampling time and ATD clock speed in ATDCTL4. Example: Use default for resolution and sampling time by leaving SRES8, SMP1 and SMP0 clear. For a bus clock of 40MHz write 9 to PR4-0, this gives an ATD clock of 0.5\*40MHz/(9+1) = 2MHz which is within the allowed range for $f_{ATDCLK}$ . MC9S12KT256 Data Sheet, Rev. 1.16 #### 8.5.1.5 Step 5 Configure starting channel, single/multiple channel, continuous or single sequence and result data format in ATDCTL5. Writing ATDCTL5 will start the conversion, so make sure your write ATDCTL5 in the last step. Example: Leave CC,CB,CA clear to start on channel AN0. Write MULT=1 to convert channel AN0 to AN3 in a sequence (4 conversion per sequence selected in ATDCTL3). #### 8.5.2 Aborting an A/D conversion #### 8.5.2.1 Step 1 Write to ATDCTL4. This will abort any ongoing conversion sequence. (Do not use write to other ATDCTL registers to abort, as this under certain circumstances might not work correctly.) #### 8.5.2.2 Step 2 Disable the ATD Interrupt by writing ASCIE=0 in ATDCTL2. It is important to clear the interrupt enable at this point, prior to step 3, as depending on the device clock gating it may not always be possible to clear it or the SCF flag once the module is disabled (ADPU=0). #### 8.5.2.3 Step 3 Clear the SCF flag by writing a 1 in ATDSTAT0. (Remaining flags will be cleared with the next start of a conversions, but SCF flag should be cleared to avoid SCF interrupt.) #### 8.5.2.4 Step 4 Power down ATD by writing ADPU=0 in ATDCTL2. #### 8.6 Resets At reset the ATD is in a power down state. The reset state of each individual bit is listed within the Register Description section (see Section 8.3, "Memory Map and Register Definition"), which details the registers and their bit-field. #### 8.7 Interrupts The interrupt requested by the ATD is listed in Table 8-24. Refer to the device overview chapter for related vector address and priority. #### Chapter 8 Analog-to-Digital Converter (S12ATD10B8CV3) **Table 8-24. ATD Interrupt Vectors** | Interrupt Source | CCR<br>Mask | Local Enable | |-----------------------------|-------------|------------------| | Sequence complete interrupt | l bit | ASCIE in ATDCTL2 | See register descriptions for further details. # **Chapter 9 Inter-Integrated Circuit (IICV2) Block Description** | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 8-Sep-99 | | | Original draft. Distributed only within Freescale | | 2.06 | 18-Aug-20<br>02 | | | Reformated for SRS3.0,and add examples for programing general use and some diagrams to make it more user friendly as suggested by Joachim | | 2.07 | 12-Mar-20<br>04 | | | Changed to Freescale chapter format | #### 9.1 Introduction The inter-IC bus (IIC) is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange between devices. Being a two-wire device, the IIC bus minimizes the need for large numbers of connections between devices, and eliminates the need for an address decoder. This bus is suitable for applications requiring occasional communications over a short distance between a number of devices. It also provides flexibility, allowing additional devices to be connected to the bus for further expansion and system development. The interface is designed to operate up to 100 kbps with maximum bus loading and timing. The device is capable of operating at higher baud rates, up to a maximum of clock/20, with reduced bus loading. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF. #### 9.1.1 Features The IIC module has the following key features: - Compatible with I2C bus standard - Multi-master operation - Software programmable for one of 256 different serial clock frequencies - Software selectable acknowledge bit - Interrupt driven byte-by-byte data transfer - Arbitration lost interrupt with automatic mode switching from master to slave #### Chapter 9 Inter-Integrated Circuit (IICV2) Block Description - Calling address identification interrupt - Start and stop signal generation/detection - Repeated start signal generation - Acknowledge bit generation/detection - Bus busy detection ### 9.1.2 Modes of Operation The IIC functions the same in normal, special, and emulation modes. It has two low power modes: wait and stop modes. ### 9.1.3 Block Diagram The block diagram of the IIC module is shown in Figure 9-1. Figure 9-1. IIC Block Diagram Chapter 9 Inter-Integrated Circuit (IICV2) Block Description #### 9.2 External Signal Description The IICV2 module has two external pins. #### 9.2.1 IIC\_SCL — Serial Clock Line Pin This is the bidirectional serial clock line (SCL) of the module, compatible to the IIC bus specification. #### 9.2.2 IIC\_SDA — Serial Data Line Pin This is the bidirectional serial data line (SDA) of the module, compatible to the IIC bus specification. #### 9.3 Memory Map and Register Definition This section provides a detailed description of all memory and registers for the IIC module. #### 9.3.1 Module Memory Map The memory map for the IIC module is given below in Table 9-2. The address listed for each register is the address offset. The total address for each register is the sum of the base address for the IIC module and the address offset for each register. #### 9.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. Figure 9-2. IIC Register Summary #### 9.3.2.1 IIC Address Register (IBAD) Offset Module Base +0x0000 Figure 9-3. IIC Bus Address Register (IBAD) #### Read and write anytime This register contains the address the IIC bus will respond to when addressed as a slave; note that it is not the address sent on the bus during the address transfer. **Table 9-1. IBAD Field Descriptions** | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Slave Address — Bit 1 to bit 7 contain the specific slave address to be used by the IIC bus module. The default mode of IIC bus is slave mode for an address match on the bus. | | 0<br>Reserved | Reserved — Bit 0 of the IBAD is reserved for future compatibility. This bit will always read 0. | #### 9.3.2.2 IIC Frequency Divider Register (IBFD) Offset Module Base + 0x0001 Figure 9-4. IIC Bus Frequency Divider Register (IBFD) #### Read and write anytime Table 9-2. IBFD Field Descriptions | Field | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>IBC[7:0] | I Bus Clock Rate 7:0 — This field is used to prescale the clock for bit rate selection. The bit clock generator is implemented as a prescale divider — IBC7:6, prescaled shift register — IBC5:3 select the prescaler divider and IBC2-0 select the shift register tap point. The IBC bits are decoded to give the tap and prescale values as shown in Table 9-3. | Table 9-3. I-Bus Tap and Prescale Values | IBC2-0<br>(bin) | SCL Tap<br>(clocks) | SDA Tap<br>(clocks) | |-----------------|---------------------|---------------------| | 000 | 5 | 1 | | 001 | 6 | 1 | | 010 | 7 | 2 | | 011 | 8 | 2 | | 100 | 9 | 3 | | 101 | 10 | 3 | | 110 | 12 | 4 | | 111 | 15 | 4 | | IBC5-3<br>(bin) | scl2start<br>(clocks) | scl2stop<br>(clocks) | scl2tap<br>(clocks) | tap2tap<br>(clocks) | |-----------------|-----------------------|----------------------|---------------------|---------------------| | 000 | 2 | 7 | 4 | 1 | | 001 | 2 | 7 | 4 | 2 | #### MC9S12KT256 Data Sheet, Rev. 1.16 | IBC5-3<br>(bin) | scl2start<br>(clocks) | scl2stop<br>(clocks) | scl2tap<br>(clocks) | tap2tap<br>(clocks) | |-----------------|-----------------------|----------------------|---------------------|---------------------| | 010 | 2 | 9 | 6 | 4 | | 011 | 6 | 9 | 6 | 8 | | 100 | 14 | 17 | 14 | 16 | | 101 | 30 | 33 | 30 | 32 | | 110 | 62 | 65 | 62 | 64 | | 111 | 126 | 129 | 126 | 128 | **Table 9-4. Multiplier Factor** | IBC7-6 | MUL | |--------|----------| | 00 | 01 | | 01 | 02 | | 10 | 04 | | 11 | RESERVED | The number of clocks from the falling edge of SCL to the first tap (Tap[1]) is defined by the values shown in the scl2tap column of Table 9-3, all subsequent tap points are separated by 2<sup>IBC5-3</sup> as shown in the tap2tap column in Table 9-3. The SCL Tap is used to generated the SCL period and the SDA Tap is used to determine the delay from the falling edge of SCL to SDA changing, the SDA hold time. IBC7-6 defines the multiplier factor MUL. The values of MUL are shown in the Table 9-4. MC9S12KT256 Data Sheet, Rev. 1.16 Figure 9-5. SCL Divider and SDA Hold The equation used to generate the divider values from the IBFD bits is: SCL Divider = MUL $$x \{2 \times (scl2tap + [(SCL_Tap -1) \times tap2tap] + 2)\}$$ The SDA hold delay is equal to the CPU clock period multiplied by the SDA Hold value shown in Table 9-5. The equation used to generate the SDA Hold value from the IBFD bits is: SDA Hold = MUL x $$\{scl2tap + [(SDA_Tap - 1) \times tap2tap] + 3\}$$ The equation for SCL Hold values to generate the start and stop conditions from the IBFD bits is: Table 9-5. IIC Divider and Hold Values (Sheet 1 of 5) | IBC[7:0]<br>(hex) | SCL Divider<br>(clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|-------------------------|----------------------|---------------------|--------------------| | MUL=1 | <u>'</u> | | | | | 00 | 20 | 7 | 6 | 11 | | 01 | 22 | 7 | 7 | 12 | | 02 | 24 | 8 | 8 | 13 | | 03 | 26 | 8 | 9 | 14 | | 04 | 28 | 9 | 10 | 15 | | 05 | 30 | 9 | 11 | 16 | | 06 | 34 | 10 | 13 | 18 | | 07 | 40 | 10 | 16 | 21 | | 08 | 28 | 7 | 10 | 15 | | 09 | 32 | 7 | 12 | 17 | | 0A | 36 | 9 | 14 | 19 | | 0B | 40 | 9 | 16 | 21 | | 0C | 44 | 11 | 18 | 23 | | 0D | 48 | 11 | 20 | 25 | | 0E | 56 | 13 | 24 | 29 | | 0F | 68 | 13 | 30 | 35 | | 10 | 48 | 9 | 18 | 25 | MC9S12KT256 Data Sheet, Rev. 1.16 Table 9-5. IIC Divider and Hold Values (Sheet 2 of 5) | IBC[7:0]<br>(hex) | SCL Divider (clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|----------------------|----------------------|---------------------|--------------------| | 11 | 56 | 9 | 22 | 29 | | 12 | 64 | 13 | 26 | 33 | | 13 | 72 | 13 | 30 | 37 | | 14 | 80 | 17 | 34 | 41 | | 15 | 88 | 17 | 38 | 45 | | 16 | 104 | 21 | 46 | 53 | | 17 | 128 | 21 | 58 | 65 | | 18 | 80 | 9 | 38 | 41 | | 19 | 96 | 9 | 46 | 49 | | 1A | 112 | 17 | 54 | 57 | | 1B | 128 | 17 | 62 | 65 | | 1C | 144 | 25 | 70 | 73 | | 1D | 160 | 25 | 78 | 81 | | 1E | 192 | 33 | 94 | 97 | | 1F | 240 | 33 | 118 | 121 | | 20 | 160 | 17 | 78 | 81 | | 21 | 192 | 17 | 94 | 97 | | 22 | 224 | 33 | 110 | 113 | | 23 | 256 | 33 | 126 | 129 | | 24 | 288 | 49 | 142 | 145 | | 25 | 320 | 49 | 158 | 161 | | 26 | 384 | 65 | 190 | 193 | | 27 | 480 | 65 | 238 | 241 | | 28 | 320 | 33 | 158 | 161 | | 29 | 384 | 33 | 190 | 193 | | 2A | 448 | 65 | 222 | 225 | | 2B | 512 | 65 | 254 | 257 | | 2C | 576 | 97 | 286 | 289 | | 2D | 640 | 97 | 318 | 321 | | 2E | 768 | 129 | 382 | 385 | | 2F | 960 | 129 | 478 | 481 | | 30 | 640 | 65 | 318 | 321 | | 31 | 768 | 65 | 382 | 385 | | 32 | 896 | 129 | 446 | 449 | | 33 | 1024 | 129 | 510 | 513 | | 34 | 1152 | 193 | 574 | 577 | | 35 | 1280 | 193 | 638 | 641 | | 36 | 1536 | 257 | 766 | 769 | | 37 | 1920 | 257 | 958 | 961 | | 38 | 1280 | 129 | 638 | 641 | | 39 | 1536 | 129 | 766 | 769 | | 3A | 1792 | 257 | 894 | 897 | | 3B | 2048 | 257 | 1022 | 1025 | | 3C | 2304 | 385 | 1150 | 1153 | | 3D | 2560 | 385 | 1278 | 1281 | Table 9-5. IIC Divider and Hold Values (Sheet 3 of 5) | IBC[7:0]<br>(hex) | SCL Divider<br>(clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|-------------------------|----------------------|---------------------|--------------------| | 3E | 3072 | 513 | 1534 | 1537 | | 3F | 3840 | 513 | 1918 | 1921 | | MUL=2 | | 1 | | | | 40 | 40 | 14 | 12 | 22 | | 41 | 44 | 14 | 14 | 24 | | 42 | 48 | 16 | 16 | 26 | | 43 | 52 | 16 | 18 | 28 | | 44 | 56 | 18 | 20 | 30 | | 45 | 60 | 18 | 22 | 32 | | 46 | 68 | 20 | 26 | 36 | | 47 | 80 | 20 | 32 | 42 | | 48 | 56 | 14 | 20 | 30 | | 49 | 64 | 14 | 24 | 34 | | 4A | 72 | 18 | 28 | 38 | | 4B | 80 | 18 | 32 | 42 | | 4C | 88 | 22 | 36 | 46 | | 4D | 96 | 22 | 40 | 50 | | 4E | 112 | 26 | 48 | 58 | | 4F | 136 | 26 | 60 | 70 | | 50 | 96 | 18 | 36 | 50 | | 51 | 112 | 18 | 44 | 58 | | 52 | 128 | 26 | 52 | 66 | | 53 | 144 | 26 | 60 | 74 | | 54 | 160 | 34 | 68 | 82 | | 55 | 176 | 34 | 76 | 90 | | 56 | 208 | 42 | 92 | 106 | | 57 | 256 | 42 | 116 | 130 | | 58 | 160 | 18 | 76 | 82 | | 59 | 192 | 18 | 92 | 98 | | 5A | 224 | 34 | 108 | 114 | | 5B | 256 | 34 | 124 | 130 | | 5C | 288 | 50 | 140 | 146 | | 5D | 320 | 50 | 156 | 162 | | 5E | 384 | 66 | 188 | 194 | | 5F | 480 | 66 | 236 | 242 | | 60 | 320 | 34 | 156 | 162 | | 61 | 384 | 34 | 188 | 194 | | 62 | 448 | 66 | 220 | 226 | | 63 | 512 | 66 | 252 | 258 | | 64 | 576 | 98 | 284 | 290 | | 65 | 640 | 98 | 316 | 322 | | 66 | 768 | 130 | 380 | 386 | | 67 | 960 | 130 | 476 | 482 | | 68 | 640 | 66 | 316 | 322 | | 69 | 768 | 66 | 380 | 386 | Table 9-5. IIC Divider and Hold Values (Sheet 4 of 5) | IBC[7:0]<br>(hex) | SCL Divider<br>(clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|-------------------------|----------------------|---------------------|--------------------| | 6A | 896 | 130 | 444 | 450 | | 6B | 1024 | 130 | 508 | 514 | | 6C | 1152 | 194 | 572 | 578 | | 6D | 1280 | 194 | 636 | 642 | | 6E | 1536 | 258 | 764 | 770 | | 6F | 1920 | 258 | 956 | 962 | | 70 | 1280 | 130 | 636 | 642 | | 71 | 1536 | 130 | 764 | 770 | | 72 | 1792 | 258 | 892 | 898 | | 73 | 2048 | 258 | 1020 | 1026 | | 74 | 2304 | 386 | 1148 | 1154 | | 75 | 2560 | 386 | 1276 | 1282 | | 76 | 3072 | 514 | 1532 | 1538 | | 77 | 3840 | 514 | 1916 | 1922 | | 78 | 2560 | 258 | 1276 | 1282 | | 79 | 3072 | 258 | 1532 | 1538 | | 7A | 3584 | 514 | 1788 | 1794 | | 7B | 4096 | 514 | 2044 | 2050 | | 7C | 4608 | 770 | 2300 | 2306 | | 7D | 5120 | 770 | 2556 | 2562 | | 7E | 6144 | 1026 | 3068 | 3074 | | 7F | 7680 | 1026 | 3836 | 3842 | | MUL=4 | 7000 | 1020 | 3030 | 3042 | | 80 | 80 | 28 | 24 | 44 | | 81 | 88 | 28 | 28 | 48 | | 82 | 96 | 32 | 32 | 52 | | | | | | | | 83 | 104<br>112 | 32 | 36 | 56 | | 84 | | 36 | 40 | 60 | | 85 | 120 | 36 | 44 | 64 | | 86 | 136 | 40 | 52 | 72 | | 87 | 160 | 40 | 64 | 84 | | 88 | 112 | 28 | 40 | 60 | | 89 | 128 | 28 | 48 | 68 | | 8A | 144 | 36 | 56 | 76 | | 8B | 160 | 36 | 64 | 84 | | 8C | 176 | 44 | 72 | 92 | | 8D | 192 | 44 | 80 | 100 | | 8E | 224 | 52 | 96 | 116 | | 8F | 272 | 52 | 120 | 140 | | 90 | 192 | 36 | 72 | 100 | | 91 | 224 | 36 | 88 | 116 | | 92 | 256 | 52 | 104 | 132 | | 93 | 288 | 52 | 120 | 148 | | 94 | 320 | 68 | 136 | 164 | | 95 | 352 | 68 | 152 | 180 | Table 9-5. IIC Divider and Hold Values (Sheet 5 of 5) | IBC[7:0]<br>(hex) | SCL Divider<br>(clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|-------------------------|----------------------|---------------------|--------------------| | 96 | 416 | 84 | 184 | 212 | | 97 | 512 | 84 | 232 | 260 | | 98 | 320 | 36 | 152 | 164 | | 99 | 384 | 36 | 184 | 196 | | 9A | 448 | 68 | 216 | 228 | | 9B | 512 | 68 | 248 | 260 | | 9C | 576 | 100 | 280 | 292 | | 9D | 640 | 100 | 312 | 324 | | 9E | 768 | 132 | 376 | 388 | | 9F | 960 | 132 | 472 | 484 | | A0 | 640 | 68 | 312 | 324 | | A1 | 768 | 68 | 376 | 388 | | A2 | 896 | 132 | 440 | 452 | | A3 | 1024 | 132 | 504 | 516 | | A4 | 1152 | 196 | 568 | 580 | | A5 | 1280 | 196 | 632 | 644 | | A6 | 1536 | 260 | 760 | 772 | | A7 | 1920 | 260 | 952 | 964 | | A8 | 1280 | 132 | 632 | 644 | | A9 | 1536 | 132 | 760 | 772 | | AA | 1792 | 260 | 888 | 900 | | AB | 2048 | 260 | 1016 | 1028 | | AC | 2304 | 388 | 1144 | 1156 | | AD | 2560 | 388 | 1272 | 1284 | | AE | 3072 | 516 | 1528 | 1540 | | AF | 3840 | 516 | 1912 | 1924 | | В0 | 2560 | 260 | 1272 | 1284 | | B1 | 3072 | 260 | 1528 | 1540 | | B2 | 3584 | 516 | 1784 | 1796 | | B3 | 4096 | 516 | 2040 | 2052 | | B4 | 4608 | 772 | 2296 | 2308 | | B5 | 5120 | 772 | 2552 | 2564 | | B6 | 6144 | 1028 | 3064 | 3076 | | B7 | 7680 | 1028 | 3832 | 3844 | | B8 | 5120 | 516 | 2552 | 2564 | | B9 | 6144 | 516 | 3064 | 3076 | | ВА | 7168 | 1028 | 3576 | 3588 | | ВВ | 8192 | 1028 | 4088 | 4100 | | ВС | 9216 | 1540 | 4600 | 4612 | | BD | 10240 | 1540 | 5112 | 5124 | | BE | 12288 | 2052 | 6136 | 6148 | | BF | 15360 | 2052 | 7672 | 7684 | #### 9.3.2.3 IIC Control Register (IBCR) Offset Module Base + 0x0002 Figure 9-6. IIC Bus Control Register (IBCR) #### Read and write anytime **Table 9-6. IBCR Field Descriptions** | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>IBEN | <ul> <li>I-Bus Enable — This bit controls the software reset of the entire IIC bus module.</li> <li>The module is reset and disabled. This is the power-on reset situation. When low the interface is held in reset but registers can be accessed</li> <li>The IIC bus module is enabled. This bit must be set before any other IBCR bits have any effect If the IIC bus module is enabled in the middle of a byte transfer the interface behaves as follows: slave mode ignores the current transfer on the bus and starts operating whenever a subsequent start condition is detected. Master mode will not be aware that the bus is busy, hence if a start cycle is initiated then the current bus cycle may become corrupt. This would ultimately result in either the current bus master or the IIC bus module losing arbitration, after which bus operation would return to normal.</li> </ul> | | 6<br>IBIE | <ul> <li>I-Bus Interrupt Enable</li> <li>Interrupts from the IIC bus module are disabled. Note that this does not clear any currently pending interrupt condition</li> <li>Interrupts from the IIC bus module are enabled. An IIC bus interrupt occurs provided the IBIF bit in the status register is also set.</li> </ul> | | 5<br>MS/SL | Master/Slave Mode Select Bit — Upon reset, this bit is cleared. When this bit is changed from 0 to 1, a START signal is generated on the bus, and the master mode is selected. When this bit is changed from 1 to 0, a STOP signal is generated and the operation mode changes from master to slave. A STOP signal should only be generated if the IBIF flag is set. MS/SL is cleared without generating a STOP signal when the master loses arbitration. 0 Slave Mode 1 Master Mode | | 4<br>Tx/Rx | Transmit/Receive Mode Select Bit — This bit selects the direction of master and slave transfers. When addressed as a slave this bit should be set by software according to the SRW bit in the status register. In master mode this bit should be set according to the type of transfer required. Therefore, for address cycles, this bit will always be high. O Receive 1 Transmit | | 3<br>TXAK | Transmit Acknowledge Enable — This bit specifies the value driven onto SDA during data acknowledge cycles for both master and slave receivers. The IIC module will always acknowledge address matches, provided it is enabled, regardless of the value of TXAK. Note that values written to this bit are only used when the IIC bus is a receiver, not a transmitter. O An acknowledge signal will be sent out to the bus at the 9th clock bit after receiving one byte data No acknowledge signal response is sent (i.e., acknowledge bit = 1) | Table 9-6. IBCR Field Descriptions (continued) | Field | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>RSTA | Repeat Start — Writing a 1 to this bit will generate a repeated START condition on the bus, provided it is the current bus master. This bit will always be read as a low. Attempting a repeated start at the wrong time, if the bus is owned by another master, will result in loss of arbitration. 1 Generate repeat start cycle | | 1<br>RESERVED | Reserved — Bit 1 of the IBCR is reserved for future compatibility. This bit will always read 0. | | 0<br>IBSWAI | I Bus Interface Stop in Wait Mode IIC bus module clock operates normally Halt IIC bus module clock generation in wait mode | Wait mode is entered via execution of a CPU WAI instruction. In the event that the IBSWAI bit is set, all clocks internal to the IIC will be stopped and any transmission currently in progress will halt. If the CPU were woken up by a source other than the IIC module, then clocks would restart and the IIC would resume from where was during the previous transmission. It is not possible for the IIC to wake up the CPU when its internal clocks are stopped. If it were the case that the IBSWAI bit was cleared when the WAI instruction was executed, the IIC internal clocks and interface would remain alive, continuing the operation which was currently underway. It is also possible to configure the IIC such that it will wake up the CPU via an interrupt at the conclusion of the current operation. See the discussion on the IBIF and IBIE bits in the IBSR and IBCR, respectively. #### 9.3.2.4 IIC Status Register (IBSR) Offset Module Base + 0x0003 Figure 9-7. IIC Bus Status Register (IBSR) This status register is read-only with exception of bit 1 (IBIF) and bit 4 (IBAL), which are software clearable. Table 9-7. IBSR Field Descriptions | Field | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TCF | Data Transferring Bit — While one byte of data is being transferred, this bit is cleared. It is set by the falling edge of the 9th clock of a byte transfer. Note that this bit is only valid during or immediately following a transfer to the IIC module or from the IIC module. O Transfer in progress Transfer complete | MC9S12KT256 Data Sheet, Rev. 1.16 #### Table 9-7. IBSR Field Descriptions (continued) | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>IAAS | Addressed as a Slave Bit — When its own specific address (I-bus address register) is matched with the calling address, this bit is set. The CPU is interrupted provided the IBIE is set. Then the CPU needs to check the SRW bit and set its Tx/Rx mode accordingly. Writing to the I-bus control register clears this bit. 0 Not addressed 1 Addressed as a slave | | 5<br>IBB | Bus Busy Bit 0 This bit indicates the status of the bus. When a START signal is detected, the IBB is set. If a STOP signal is detected, IBB is cleared and the bus enters idle state. 1 Bus is busy | | 4<br>IBAL | Arbitration Lost — The arbitration lost bit (IBAL) is set by hardware when the arbitration procedure is lost. Arbitration is lost in the following circumstances: 1. SDA sampled low when the master drives a high during an address or data transmit cycle. 2. SDA sampled low when the master drives a high during the acknowledge bit of a data receive cycle. 3. A start cycle is attempted when the bus is busy. 4. A repeated start cycle is requested in slave mode. 5. A stop condition is detected when the master did not request it. This bit must be cleared by software, by writing a one to it. A write of 0 has no effect on this bit. | | 3<br>RESERVED | Reserved — Bit 3 of IBSR is reserved for future use. A read operation on this bit will return 0. | | 2<br>SRW | Slave Read/Write — When IAAS is set this bit indicates the value of the R/W command bit of the calling address sent from the master This bit is only valid when the I-bus is in slave mode, a complete address transfer has occurred with an address match and no other transfers have been initiated. Checking this bit, the CPU can select slave transmit/receive mode according to the command of the master. Slave receive, master writing to slave Slave transmit, master reading from slave | | 1<br>IBIF | I-Bus Interrupt — The IBIF bit is set when one of the following conditions occurs: — Arbitration lost (IBAL bit set) — Byte transfer complete (TCF bit set) — Addressed as slave (IAAS bit set) It will cause a processor interrupt request if the IBIE bit is set. This bit must be cleared by software, writing a one to it. A write of 0 has no effect on this bit. | | 0<br>RXAK | Received Acknowledge — The value of SDA during the acknowledge bit of a bus cycle. If the received acknowledge bit (RXAK) is low, it indicates an acknowledge signal has been received after the completion of 8 bits data transmission on the bus. If RXAK is high, it means no acknowledge signal is detected at the 9th clock. O Acknowledge received No acknowledge received | #### 9.3.2.5 IIC Data I/O Register (IBDR) Offset Module Base + 0x0004 Figure 9-8. IIC Bus Data I/O Register (IBDR) In master transmit mode, when data is written to the IBDR a data transfer is initiated. The most significant bit is sent first. In master receive mode, reading this register initiates next byte data receiving. In slave mode, the same functions are available after an address match has occurred. Note that the Tx/Rx bit in the IBCR must correctly reflect the desired direction of transfer in master and slave modes for the transmission to begin. For instance, if the IIC is configured for master transmit but a master receive is desired, then reading the IBDR will not initiate the receive. Reading the IBDR will return the last byte received while the IIC is configured in either master receive or slave receive modes. The IBDR does not reflect every byte that is transmitted on the IIC bus, nor can software verify that a byte has been written to the IBDR correctly by reading it back. In master transmit mode, the first byte of data written to IBDR following assertion of $MS/\overline{SL}$ is used for the address transfer and should com.prise of the calling address (in position D7:D1) concatenated with the required $R/\overline{W}$ bit (in position D0). # 9.4 Functional Description This section provides a complete functional description of the IICV2. #### 9.4.1 I-Bus Protocol The IIC bus system uses a serial data line (SDA) and a serial clock line (SCL) for data transfer. All devices connected to it must have open drain or open collector outputs. Logic AND function is exercised on both lines with external pull-up resistors. The value of these resistors is system dependent. Normally, a standard communication is composed of four parts: START signal, slave address transmission, data transfer and STOP signal. They are described briefly in the following sections and illustrated in Figure 9-9. Figure 9-9. IIC-Bus Transmission Signals #### 9.4.1.1 START Signal When the bus is free, i.e. no master device is engaging the bus (both SCL and SDA lines are at logical high), a master may initiate communication by sending a START signal. As shown in Figure 9-9, a START signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data) and brings all slaves out of their idle states. Figure 9-10. Start and Stop Conditions #### 9.4.1.2 Slave Address Transmission The first byte of data transfer immediately after the START signal is the slave address transmitted by the master. This is a seven-bit calling address followed by a R/W bit. The R/W bit tells the slave the desired direction of data transfer. - 1 = Read transfer, the slave transmits data to the master. - 0 =Write transfer, the master transmits data to the slave. Only the slave with a calling address that matches the one transmitted by the master will respond by sending back an acknowledge bit. This is done by pulling the SDA low at the 9th clock (see Figure 9-9). No two slaves in the system may have the same address. If the IIC bus is master, it must not transmit an address that is equal to its own slave address. The IIC bus cannot be master and slave at the same time. However, if arbitration is lost during an address cycle the IIC bus will revert to slave mode and operate correctly even if it is being addressed by another master. #### 9.4.1.3 Data Transfer As soon as successful slave addressing is achieved, the data transfer can proceed byte-by-byte in a direction specified by the R/W bit sent by the calling master All transfers that come after an address cycle are referred to as data transfers, even if they carry sub-address information for the slave device. Each data byte is 8 bits long. Data may be changed only while SCL is low and must be held stable while SCL is high as shown in Figure 9-9. There is one clock pulse on SCL for each data bit, the MSB being transferred first. Each data byte has to be followed by an acknowledge bit, which is signalled from the receiving device by pulling the SDA low at the ninth clock. So one complete data byte transfer needs nine clock pulses. If the slave receiver does not acknowledge the master, the SDA line must be left high by the slave. The master can then generate a stop signal to abort the data transfer or a start signal (repeated start) to commence a new calling. If the master receiver does not acknowledge the slave transmitter after a byte transmission, it means 'end of data' to the slave, so the slave releases the SDA line for the master to generate STOP or START signal. #### **9.4.1.4 STOP Signal** The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without generating a STOP signal first. This is called repeated START. A STOP signal is defined as a low-to-high transition of SDA while SCL at logical 1 (see Figure 9-9). The master can generate a STOP even if the slave has generated an acknowledge at which point the slave must release the bus. #### 9.4.1.5 Repeated START Signal As shown in Figure 9-9, a repeated START signal is a START signal generated without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave or with the same slave in different mode (transmit/receive mode) without releasing the bus. #### 9.4.1.6 Arbitration Procedure The Inter-IC bus is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock, for which the low period is equal to the longest clock low period and the high is equal to the shortest one among the masters. The relative priority of the contending masters is determined by a data arbitration procedure, a bus master loses arbitration if it transmits logic 1 while another master transmits logic 0. The losing masters immediately switch over to slave receive mode and stop driving SDA output. In this case the transition from master to slave mode does not generate a STOP condition. Meanwhile, a status bit is set by hardware to indicate loss of arbitration. #### 9.4.1.7 Clock Synchronization Because wire-AND logic is performed on SCL line, a high-to-low transition on SCL line affects all the devices connected on the bus. The devices start counting their low period and as soon as a device's clock has gone low, it holds the SCL line low until the clock high state is reached. However, the change of low to high in this device clock may not change the state of the SCL line if another device clock is within its low period. Therefore, synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time (see Figure 9-10). When all devices concerned have counted off their low period, the synchronized clock SCL line is released and pulled high. There is then no difference between the device clocks and the state of the SCL line and all the devices start counting their high periods. The first device to complete its high period pulls the SCL line low again. Figure 9-11. IIC-Bus Clock Synchronization #### 9.4.1.8 Handshaking The clock synchronization mechanism can be used as a handshake in data transfer. Slave devices may hold the SCL low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces the master clock into wait states until the slave releases the SCL line. #### 9.4.1.9 Clock Stretching The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After the master has driven SCL low the slave can drive SCL low for the required period and then release it. If the slave SCL low period is greater than the master SCL low period then the resulting SCL bus signal low period is stretched. #### 9.4.2 Operation in Run Mode This is the basic mode of operation. #### 9.4.3 Operation in Wait Mode IIC operation in wait mode can be configured. Depending on the state of internal bits, the IIC can operate normally when the CPU is in wait mode or the IIC clock generation can be turned off and the IIC module enters a power conservation state during wait mode. In the later case, any transmission or reception in progress stops at wait mode entry. #### 9.4.4 Operation in Stop Mode The IIC is inactive in stop mode for reduced power consumption. The STOP instruction does not affect IIC register states. #### 9.5 Resets The reset state of each individual bit is listed in Section 9.3, "Memory Map and Register Definition," which details the registers and their bit-fields. #### 9.6 Interrupts IICV2 uses only one interrupt vector. **Table 9-8. Interrupt Summary** | Interrupt | Offset | Vector | Priority | Source | Description | |------------------|--------|--------|----------|--------------|------------------------------------------------------------------------------------------| | IIC<br>Interrupt | _ | _ | _ | bits in IBSR | When either of IBAL, TCF or IAAS bits is set may cause an interrupt based on arbitration | | | | | | , , | lost, transfer complete or address detect conditions | Internally there are three types of interrupts in IIC. The interrupt service routine can determine the interrupt type by reading the status register. IIC Interrupt can be generated on - 1. Arbitration lost condition (IBAL bit set) - 2. Byte transfer condition (TCF bit set) - 3. Address detect condition (IAAS bit set) The IIC interrupt is enabled by the IBIE bit in the IIC control register. It must be cleared by writing 0 to the IBF bit in the interrupt service routine. ### 9.7 Initialization/Application Information #### 9.7.1 IIC Programming Examples #### 9.7.1.1 Initialization Sequence Reset will put the IIC bus control register to its default status. Before the interface can be used to transfer serial data, an initialization procedure must be carried out, as follows: - 1. Update the frequency divider register (IBFD) and select the required division ratio to obtain SCL frequency from system clock. - 2. Update the IIC bus address register (IBAD) to define its slave address. - 3. Set the IBEN bit of the IIC bus control register (IBCR) to enable the IIC interface system. - 4. Modify the bits of the IIC bus control register (IBCR) to select master/slave mode, transmit/receive mode and interrupt enable or not. #### 9.7.1.2 Generation of START After completion of the initialization procedure, serial data can be transmitted by selecting the 'master transmitter' mode. If the device is connected to a multi-master bus system, the state of the IIC bus busy bit (IBB) must be tested to check whether the serial bus is free. If the bus is free (IBB=0), the start condition and the first byte (the slave address) can be sent. The data written to the data register comprises the slave calling address and the LSB set to indicate the direction of transfer required from the slave. The bus free time (i.e., the time between a STOP condition and the following START condition) is built into the hardware that generates the START cycle. Depending on the relative frequencies of the system clock and the SCL period it may be necessary to wait until the IIC is busy after writing the calling address to the IBDR before proceeding with the following instructions. This is illustrated in the following example. An example of a program which generates the START signal and transmits the first byte of data (slave address) is shown below: | CHFLAG | BRSET | IBSR,#\$20,* | ;WAIT FOR IBB FLAG TO CLEAR | |---------|-------|--------------|-------------------------------------------------------------| | TXSTART | BSET | IBCR,#\$30 | ;SET TRANSMIT AND MASTER MODE;i.e. GENERATE START CONDITION | | | MOVB | CALLING,IBDR | ;TRANSMIT THE CALLING ADDRESS, D0=R/W | | IBFREE | BRCLR | IBSR,#\$20,* | ;WAIT FOR IBB FLAG TO SET | MC9S12KT256 Data Sheet, Rev. 1.16 #### 9.7.1.3 Post-Transfer Software Response Transmission or reception of a byte will set the data transferring bit (TCF) to 1, which indicates one byte communication is finished. The IIC bus interrupt bit (IBIF) is set also; an interrupt will be generated if the interrupt function is enabled during initialization by setting the IBIE bit. Software must clear the IBIF bit in the interrupt routine first. The TCF bit will be cleared by reading from the IIC bus data I/O register (IBDR) in receive mode or writing to IBDR in transmit mode. Software may service the IIC I/O in the main program by monitoring the IBIF bit if the interrupt function is disabled. Note that polling should monitor the IBIF bit rather than the TCF bit because their operation is different when arbitration is lost. Note that when an interrupt occurs at the end of the address cycle the master will always be in transmit mode, i.e. the address is transmitted. If master receive mode is required, indicated by R/W bit in IBDR, then the Tx/Rx bit should be toggled at this stage. During slave mode address cycles (IAAS=1), the SRW bit in the status register is read to determine the direction of the subsequent transfer and the Tx/Rx bit is programmed accordingly. For slave mode data cycles (IAAS=0) the SRW bit is not valid, the Tx/Rx bit in the control register should be read to determine the direction of the current transfer. The following is an example of a software response by a 'master transmitter' in the interrupt routine. | ISR | BCLR | IBSR,#\$02 | ;CLEAR THE IBIF FLAG | |----------|-------|--------------------|---------------------------------| | | BRCLR | IBCR,#\$20,SLAVE | ;BRANCH IF IN SLAVE MODE | | | BRCLR | IBCR,#\$10,RECEIVE | ;BRANCH IF IN RECEIVE MODE | | | BRSET | IBSR,#\$01,END | ;IF NO ACK, END OF TRANSMISSION | | TRANSMIT | MOVB | DATABUF,IBDR | TRANSMIT NEXT BYTE OF DATA | #### 9.7.1.4 Generation of STOP A data transfer ends with a STOP signal generated by the 'master' device. A master transmitter can simply generate a STOP signal after all the data has been transmitted. The following is an example showing how a stop condition is generated by a master transmitter. | MASTX | TST | TXCNT | GET VALUE FROM THE TRANSMITING COUNTER | |--------|-------|----------------|----------------------------------------| | | BEQ | END | ;END IF NO MORE DATA | | | BRSET | IBSR,#\$01,END | ;END IF NO ACK | | | MOVB | DATABUF,IBDR | ;TRANSMIT NEXT BYTE OF DATA | | | DEC | TXCNT | ;DECREASE THE TXCNT | | | BRA | EMASTX | ;EXIT | | END | BCLR | IBCR,#\$20 | GENERATE A STOP CONDITION | | EMASTX | RTI | | ;RETURN FROM INTERRUPT | If a master receiver wants to terminate a data transfer, it must inform the slave transmitter by not acknowledging the last byte of data which can be done by setting the transmit acknowledge bit (TXAK) before reading the 2nd last byte of data. Before reading the last byte of data, a STOP signal must be generated first. The following is an example showing how a STOP signal is generated by a master receiver. 313 | MASR | DEC | RXCNT | ;DECREASE THE RXCNT | |--------|------|------------|-----------------------------------| | | BEQ | ENMASR | ;LAST BYTE TO BE READ | | | MOVB | RXCNT,D1 | ;CHECK SECOND LAST BYTE | | | DEC | D1 | ;TO BE READ | | | BNE | NXMAR | ;NOT LAST OR SECOND LAST | | LAMAR | BSET | IBCR,#\$08 | ;SECOND LAST, DISABLE ACK | | | | | ;TRANSMITTING | | | BRA | NXMAR | | | ENMASR | BCLR | IBCR,#\$20 | ;LAST ONE, GENERATE 'STOP' SIGNAL | | NXMAR | MOVB | IBDR,RXBUF | ;READ DATA AND STORE | | | RTI | | | #### 9.7.1.5 **Generation of Repeated START** At the end of data transfer, if the master continues to want to communicate on the bus, it can generate another START signal followed by another slave address without first generating a STOP signal. A program example is as shown. **MOVB** CALLING, IBDR ;TRANSMIT THE CALLING ADDRESS;D0=R/W #### 9.7.1.6 Slave Mode In the slave interrupt service routine, the module addressed as slave bit (IAAS) should be tested to check if a calling of its own address has just been received. If IAAS is set, software should set the transmit/receive mode select bit (Tx/Rx bit of IBCR) according to the R/W command bit (SRW). Writing to the IBCR clears the IAAS automatically. Note that the only time IAAS is read as set is from the interrupt at the end of the address cycle where an address match occurred, interrupts resulting from subsequent data transfers will have IAAS cleared. A data transfer may now be initiated by writing information to IBDR, for slave transmits, or dummy reading from IBDR, in slave receive mode. The slave will drive SCL low in-between byte transfers, SCL is released when the IBDR is accessed in the required mode. In slave transmitter routine, the received acknowledge bit (RXAK) must be tested before transmitting the next byte of data. Setting RXAK means an 'end of data' signal from the master receiver, after which it must be switched from transmitter mode to receiver mode by software. A dummy read then releases the SCL line so that the master can generate a STOP signal. #### 9.7.1.7 **Arbitration Lost** If several masters try to engage the bus simultaneously, only one master wins and the others lose arbitration. The devices which lost arbitration are immediately switched to slave receive mode by the hardware. Their data output to the SDA line is stopped, but SCL continues to be generated until the end of the byte during which arbitration was lost. An interrupt occurs at the falling edge of the ninth clock of this transfer with IBAL=1 and MS/SL=0. If one master attempts to start transmission while the bus is being engaged by another master, the hardware will inhibit the transmission; switch the MS/SL bit from 1 to 0 without generating STOP condition; generate an interrupt to CPU and set the IBAL to indicate that the attempt to engage the bus is failed. When considering these cases, the slave service routine should test the IBAL first and the software should clear the IBAL bit if it is set. MC9S12KT256 Data Sheet, Rev. 1.16 Figure 9-12. Flow-Chart of Typical IIC Interrupt Routine # Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2) #### 10.1 Introduction Freescale's scalable controller area network (S12MSCANV2) definition is based on the MSCAN12 definition, which is the specific implementation of the MSCAN concept targeted for the M68HC12 microcontroller family. The module is a communication controller implementing the CAN 2.0A/B protocol as defined in the Bosch specification dated September 1991. For users to fully understand the MSCAN specification, it is recommended that the Bosch specification be read first to familiarize the reader with the terms and concepts contained within this document. Though not exclusively intended for automotive applications, CAN protocol is designed to meet the specific requirements of a vehicle serial data bus: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness, and required bandwidth. MSCAN uses an advanced buffer arrangement resulting in predictable real-time behavior and simplified application software. #### 10.1.1 Glossary ACK: Acknowledge of CAN message CAN: Controller Area Network CRC: Cyclic Redundancy Code **EOF:** End of Frame FIFO: First-In-First-Out Memory **IFS:** Inter-Frame Sequence SOF: Start of Frame CPU bus: CPU related read/write data bus CAN bus: CAN protocol related serial bus oscillator clock: Direct clock from external oscillator bus clock: CPU bus realated clock CAN clock: CAN protocol related clock #### 10.1.2 Block Diagram Figure 10-1. MSCAN Block Diagram #### 10.1.3 Features The basic features of the MSCAN are as follows: - Implementation of the CAN protocol Version 2.0A/B - Standard and extended data frames - Zero to eight bytes data length - Programmable bit rate up to 1 Mbps<sup>1</sup> - Support for remote frames - Five receive buffers with FIFO storage scheme - Three transmit buffers with internal prioritization using a "local priority" concept - Flexible maskable identifier filter supports two full-size (32-bit) extended identifier filters, or four 16-bit filters, or eight 8-bit filters - Programmable wakeup functionality with integrated low-pass filter - Programmable loopback mode supports self-test operation - Programmable listen-only mode for monitoring of CAN bus - Separate signalling and interrupt capabilities for all CAN receiver and transmitter error states (warning, error passive, bus-off) - Programmable MSCAN clock source either bus clock or oscillator clock - Internal timer for time-stamping of received and transmitted messages - Three low-power modes: sleep, power down, and MSCAN enable MC9S12KT256 Data Sheet, Rev. 1.16 <sup>1.</sup> Depending on the actual bit timing and the clock jitter of the PLL. • Global initialization of configuration registers #### 10.1.4 Modes of Operation The following modes of operation are specific to the MSCAN. See Section 10.4, "Functional Description," for details. - Listen-Only Mode - MSCAN Sleep Mode - MSCAN Initialization Mode - MSCAN Power Down Mode #### 10.2 External Signal Description The MSCAN uses two external pins: #### 10.2.1 RXCAN — CAN Receiver Input Pin RXCAN is the MSCAN receiver input pin. #### 10.2.2 TXCAN — CAN Transmitter Output Pin TXCAN is the MSCAN transmitter output pin. The TXCAN output pin represents the logic level on the CAN bus: 0 = Dominant state 1 =Recessive state #### 10.2.3 CAN System A typical CAN system with MSCAN is shown in Figure 10-2. Each CAN station is connected physically to the CAN bus lines through a transceiver device. The transceiver is capable of driving the large current needed for the CAN bus and has current protection against defective CAN or defective stations. Figure 10-2. CAN System #### 10.3 Memory Map and Register Definition This section provides a detailed description of all registers accessible in the MSCAN. #### 10.3.1 Module Memory Map Figure 10-3 gives an overview on all registers and their individual bits in the MSCAN memory map. The *register address* results from the addition of *base address* and *address offset*. The *base address* is determined at the MCU level and can be found in the MCU memory map description. The *address offset* is defined at the module level. The MSCAN occupies 64 bytes in the memory space. The base address of the MSCAN module is determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the first address of the module address offset. The detailed register descriptions follow in the order they appear in the register map. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------------------|--------------------------------------------|--------|--------|---------|---------|---------|---------|--------|--------| | 0x0000<br>CANCTL0 | R<br>W | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | 0x0001<br>CANCTL1 | R<br>W | CANE | CLKSRC | LOOPB | LISTEN | | WUPM | SLPAK | INITAK | | 0x0002<br>CANBTR0 | R<br>W | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | 0x0003<br>CANBTR1 | R<br>W | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | 0x0004<br>CANRFLG | R<br>W | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | 0x0005<br>CANRIER | R<br>W | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | 0x0006<br>CANTFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | TXE2 | TXE1 | TXE0 | | 0x0007<br>CANTIER | R<br>W | 0 | 0 | 0 | 0 | 0 | TXEIE2 | TXEIE1 | TXEIE0 | | 0x0008<br>CANTARQ | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | 0x0009<br>CANTAAK | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | 0x000A<br>CANTBSEL | R<br>W | 0 | 0 | 0 | 0 | 0 | TX2 | TX1 | TX0 | | 0x000B<br>CANIDAC | R<br>W | 0 | 0 | IDAM1 | IDAM0 | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | 0x000C-0x000D<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000E<br>CANRXERR | R<br>W | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | 0x000F<br>CANTXERR | R<br>W | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | | = Unimplemented or Reserved u = Unaffected | | | | | | | | | Figure 10-3. MSCAN Register Summary MC9S12KT256 Data Sheet, Rev. 1.16 Figure 10-3. MSCAN Register Summary (continued) #### 10.3.2 Register Descriptions This section describes in detail all the registers and register bits in the MSCAN module. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. All bits of all registers in this module are completely synchronous to internal clocks during a register read. #### 10.3.2.1 MSCAN Control Register 0 (CANCTL0) The CANCTL0 register provides various control bits of the MSCAN module as described below. Module Base + 0x0000 Figure 10-4. MSCAN Control Register 0 (CANCTL0) #### **NOTE** The CANCTL0 register, except WUPE, INITRQ, and SLPRQ, is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable again as soon as the initialization mode is exited (INITRQ = 0 and INITAK = 0). Read: Anytime Write: Anytime when out of initialization mode; exceptions are read-only RXACT and SYNCH, RXFRM (which is set by the module only), and INITRQ (which is also writable in initialization mode). Table 10-1. CANCTL0 Register Field Descriptions | Field | Description | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RXFRM <sup>1</sup> | Received Frame Flag — This bit is read and clear only. It is set when a receiver has received a valid message correctly, independently of the filter configuration. After it is set, it remains set until cleared by software or reset. Clearing is done by writing a 1. Writing a 0 is ignored. This bit is not valid in loopback mode. O No valid message was received since last clearing this flag A valid message was received since last clearing of this flag | | 6<br>RXACT | Receiver Active Status — This read-only flag indicates the MSCAN is receiving a message. The flag is controlled by the receiver front end. This bit is not valid in loopback mode. 0 MSCAN is transmitting or idle <sup>2</sup> 1 MSCAN is receiving a message (including when arbitration is lost) <sup>2</sup> | | 5<br>CSWAI <sup>3</sup> | CAN Stops in Wait Mode — Enabling this bit allows for lower power consumption in wait mode by disabling all the clocks at the CPU bus interface to the MSCAN module. O The module is not affected during wait mode The module ceases to be clocked during wait mode | | 4<br>SYNCH | Synchronized Status — This read-only flag indicates whether the MSCAN is synchronized to the CAN bus and able to participate in the communication process. It is set and cleared by the MSCAN. 0 MSCAN is not synchronized to the CAN bus 1 MSCAN is synchronized to the CAN bus | | 3<br>TIME | Timer Enable — This bit activates an internal 16-bit wide free running timer which is clocked by the bit clock rate. If the timer is enabled, a 16-bit time stamp will be assigned to each transmitted/received message within the active TX/RX buffer. Right after the EOF of a valid message on the CAN bus, the time stamp is written to the highest bytes (0x000E, 0x000F) in the appropriate buffer (see Section 10.3.3, "Programmer's Model of Message Storage"). The internal timer is reset (all bits set to 0) when disabled. This bit is held low in initialization mode. O Disable internal MSCAN timer Enable internal MSCAN timer | | 2<br>WUPE <sup>4</sup> | Wake-Up Enable — This configuration bit allows the MSCAN to restart from sleep mode when traffic on CAN is detected (see Section 10.4.5.4, "MSCAN Sleep Mode"). 0 Wake-up disabled — The MSCAN ignores traffic on CAN 1 Wake-up enabled — The MSCAN is able to restart | Table 10-1. CANCTL0 Register Field Descriptions (continued) | Field | Description | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>SLPRQ <sup>5</sup> | Sleep Mode Request — This bit requests the MSCAN to enter sleep mode, which is an internal power saving mode (see Section 10.4.5.4, "MSCAN Sleep Mode"). The sleep mode request is serviced when the CAN bus is idle, i.e., the module is not receiving a message and all transmit buffers are empty. The module indicates entry to sleep mode by setting SLPAK = 1 (see Section 10.3.2.2, "MSCAN Control Register 1 (CANCTL1)"). SLPRQ cannot be set while the WUPIF flag is set (see Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)"). Sleep mode will be active until SLPRQ is cleared by the CPU or, depending on the setting of WUPE, the MSCAN detects activity on the CAN bus and clears SLPRQ itself. O Running — The MSCAN functions normally Sleep mode request — The MSCAN enters sleep mode when CAN bus idle | | 0<br>INITRQ <sup>6,7</sup> | Initialization Mode Request — When this bit is set by the CPU, the MSCAN skips to initialization mode (see Section 10.4.5.5, "MSCAN Initialization Mode"). Any ongoing transmission or reception is aborted and synchronization to the CAN bus is lost. The module indicates entry to initialization mode by setting INITAK = 1 (Section 10.3.2.2, "MSCAN Control Register 1 (CANCTL1)"). The following registers enter their hard reset state and restore their default values: CANCTL0 <sup>8</sup> , CANRFLG <sup>9</sup> , CANRIER <sup>10</sup> , CANTFLG, CANTIER, CANTARQ, CANTAAK, and CANTBSEL. The registers CANCTL1, CANBTR0, CANBTR1, CANIDAC, CANIDAR0-7, and CANIDMR0-7 can only be written by the CPU when the MSCAN is in initialization mode (INITRQ = 1 and INITAK = 1). The values of the error counters are not affected by initialization mode. When this bit is cleared by the CPU, the MSCAN restarts and then tries to synchronize to the CAN bus. If the MSCAN is not in bus-off state, it synchronizes after 11 consecutive recessive bits on the CAN bus; if the MSCAN is in bus-off state, it continues to wait for 128 occurrences of 11 consecutive recessive bits. Writing to other bits in CANCTL0, CANRFLG, CANRIER, CANTFLG, or CANTIER must be done only after initialization mode is exited, which is INITRQ = 0 and INITAK = 0. 0 Normal operation 1 MSCAN in initialization mode | <sup>&</sup>lt;sup>1</sup> The MSCAN must be in normal mode for this bit to become set. # 10.3.2.2 MSCAN Control Register 1 (CANCTL1) The CANCTL1 register provides various control bits and handshake status information of the MSCAN module as described below. See the Bosch CAN 2.0A/B specification for a detailed definition of transmitter and receiver states. In order to protect from accidentally violating the CAN protocol, the TXCAN pin is immediately forced to a recessive state when the CPU enters wait (CSWAI = 1) or stop mode (see Section 10.4.5.2, "Operation in Wait Mode" and Section 10.4.5.3, "Operation in Stop Mode"). The CPU has to make sure that the WUPE register and the WUPIE wake-up interrupt enable register (see Section 10.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)) is enabled, if the recovery mechanism from stop or wait is required. <sup>&</sup>lt;sup>5</sup> The CPU cannot clear SLPRQ before the MSCAN has entered sleep mode (SLPRQ = 1 and SLPAK = 1). <sup>&</sup>lt;sup>6</sup> The CPU cannot clear INITRQ before the MSCAN has entered initialization mode (INITRQ = 1 and INITAK = 1). In order to protect from accidentally violating the CAN protocol, the TXCAN pin is immediately forced to a recessive state when the initialization mode is requested by the CPU. Thus, the recommended procedure is to bring the MSCAN into sleep mode (SLPRQ = 1 and SLPAK = 1) before requesting initialization mode. <sup>&</sup>lt;sup>8</sup> Not including WUPE, INITRQ, and SLPRQ. <sup>&</sup>lt;sup>9</sup> TSTAT1 and TSTAT0 are not affected by initialization mode. <sup>&</sup>lt;sup>10</sup> RSTAT1 and RSTAT0 are not affected by initialization mode. #### Module Base + 0x0001 Figure 10-5. MSCAN Control Register 1 (CANCTL1) Read: Anytime Write: Anytime when INITRQ = 1 and INITAK = 1, except CANE which is write once in normal and anytime in special system operation modes when the MSCAN is in initialization mode (INITRQ = 1 and INITAK = 1). Table 10-2. CANCTL1 Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CANE | MSCAN Enable 0 MSCAN module is disabled 1 MSCAN module is enabled | | 6<br>CLKSRC | MSCAN Clock Source — This bit defines the clock source for the MSCAN module (only for systems with a clock generation module; Section 10.4.3.2, "Clock System," and Section Figure 10-42., "MSCAN Clocking Scheme,"). 0 MSCAN clock source is the oscillator clock 1 MSCAN clock source is the bus clock | | 5<br>LOOPB | Loopback Self Test Mode — When this bit is set, the MSCAN performs an internal loopback which can be used for self test operation. The bit stream output of the transmitter is fed back to the receiver internally. The RXCAN input pin is ignored and the TXCAN output goes to the recessive state (logic 1). The MSCAN behaves as it does normally when transmitting and treats its own transmitted message as a message received from a remote node. In this state, the MSCAN ignores the bit sent during the ACK slot in the CAN frame acknowledge field to ensure proper reception of its own message. Both transmit and receive interrupts are generated. O Loopback self test disabled Loopback self test enabled | | 4<br>LISTEN | Listen Only Mode — This bit configures the MSCAN as a CAN bus monitor. When LISTEN is set, all valid CAN messages with matching ID are received, but no acknowledgement or error frames are sent out (see Section 10.4.4.4, "Listen-Only Mode"). In addition, the error counters are frozen. Listen only mode supports applications which require "hot plugging" or throughput analysis. The MSCAN is unable to transmit any messages when listen only mode is active. 0 Normal operation 1 Listen only mode activated | | 2<br>WUPM | Wake-Up Mode — If WUPE in CANCTL0 is enabled, this bit defines whether the integrated low-pass filter is applied to protect the MSCAN from spurious wake-up (see Section 10.4.5.4, "MSCAN Sleep Mode"). 0 MSCAN wakes up on any dominant level on the CAN bus 1 MSCAN wakes up only in case of a dominant pulse on the CAN bus that has a length of T <sub>wup</sub> | #### Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2) #### Table 10-2. CANCTL1 Register Field Descriptions (continued) | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>SLPAK | Sleep Mode Acknowledge — This flag indicates whether the MSCAN module has entered sleep mode (see Section 10.4.5.4, "MSCAN Sleep Mode"). It is used as a handshake flag for the SLPRQ sleep mode request. Sleep mode is active when SLPRQ = 1 and SLPAK = 1. Depending on the setting of WUPE, the MSCAN will clear the flag if it detects activity on the CAN bus while in sleep mode. 0 Running — The MSCAN operates normally 1 Sleep mode active — The MSCAN has entered sleep mode | | 0<br>INITAK | Initialization Mode Acknowledge — This flag indicates whether the MSCAN module is in initialization mode (see Section 10.4.5.5, "MSCAN Initialization Mode"). It is used as a handshake flag for the INITRQ initialization mode request. Initialization mode is active when INITRQ = 1 and INITAK = 1. The registers CANCTL1, CANBTR0, CANBTR1, CANIDAC, CANIDAR0—CANIDAR7, and CANIDMR0—CANIDMR7 can be written only by the CPU when the MSCAN is in initialization mode. 0 Running — The MSCAN operates normally 1 Initialization mode active — The MSCAN has entered initialization mode | #### **MSCAN Bus Timing Register 0 (CANBTR0)** 10.3.2.3 The CANBTR0 register configures various CAN bus timing parameters of the MSCAN module. Module Base + 0x0002 Figure 10-6. MSCAN Bus Timing Register 0 (CANBTR0) Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 10-3. CANBTR0 Register Field Descriptions | Field | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>SJW[1:0] | Synchronization Jump Width — The synchronization jump width defines the maximum number of time quanta (Tq) clock cycles a bit can be shortened or lengthened to achieve resynchronization to data transitions on the CAN bus (see Table 10-4). | | 5:0<br>BRP[5:0] | <b>Baud Rate Prescaler</b> — These bits determine the time quanta (Tq) clock which is used to build up the bit timing (see Table 10-5). | Table 10-4. Synchronization Jump Width | SJW1 | SJW0 | Synchronization Jump Width | |------|------|----------------------------| | 0 | 0 | 1 Tq clock cycle | | 0 | 1 | 2 Tq clock cycles | | 1 | 0 | 3 Tq clock cycles | | 1 | 1 | 4 Tq clock cycles | Table 10-5. Baud Rate Prescaler | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | Prescaler value (P) | |------|------|------|------|------|------|---------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 1 | 2 | | 0 | 0 | 0 | 0 | 1 | 0 | 3 | | 0 | 0 | 0 | 0 | 1 | 1 | 4 | | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 64 | # 10.3.2.4 MSCAN Bus Timing Register 1 (CANBTR1) The CANBTR1 register configures various CAN bus timing parameters of the MSCAN module. Module Base + 0x0003 Figure 10-7. MSCAN Bus Timing Register 1 (CANBTR1) Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 10-6. CANBTR1 Register Field Descriptions | Field | Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SAMP | Sampling — This bit determines the number of CAN bus samples taken per bit time. 0 One sample per bit. 1 Three samples per bit <sup>1</sup> . If SAMP = 0, the resulting bit value is equal to the value of the single bit positioned at the sample point. If SAMP = 1, the resulting bit value is determined by using majority rule on the three total samples. For higher bit rates, it is recommended that only one sample is taken per bit time (SAMP = 0). | | 6:4<br>TSEG2[2:0] | <b>Time Segment 2</b> — Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point (see Figure 10-43). Time segment 2 (TSEG2) values are programmable as shown in Table 10-7. | | 3:0<br>TSEG1[3:0] | <b>Time Segment 1</b> — Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point (see Figure 10-43). Time segment 1 (TSEG1) values are programmable as shown in Table 10-8. | <sup>&</sup>lt;sup>1</sup> In this case, PHASE\_SEG1 must be at least 2 time quanta (Tq). Table 10-7. Time Segment 2 Values | TSEG22 | TSEG21 | TSEG20 | Time Segment 2 | |--------|--------|--------|-------------------------------| | 0 | 0 | 0 | 1 Tq clock cycle <sup>1</sup> | | 0 | 0 | 1 | 2 Tq clock cycles | | : | : | : | : | | 1 | 1 | 0 | 7 Tq clock cycles | | 1 | 1 | 1 | 8 Tq clock cycles | <sup>&</sup>lt;sup>1</sup> This setting is not valid. Please refer to Table 10-34 for valid settings. | TSEG13 | TSEG12 | TSEG11 | TSEG10 | Time segment 1 | |--------|--------|--------|--------|--------------------------------| | 0 | 0 | 0 | 0 | 1 Tq clock cycle <sup>1</sup> | | 0 | 0 | 0 | 1 | 2 Tq clock cycles <sup>1</sup> | | 0 | 0 | 1 | 0 | 3 Tq clock cycles <sup>1</sup> | | 0 | 0 | 1 | 1 | 4 Tq clock cycles | | : | : | : | : | : | | 1 | 1 | 1 | 0 | 15 Tq clock cycles | | 1 | 1 | 1 | 1 | 16 Tq clock cycles | Table 10-8. Time Segment 1 Values The bit time is determined by the oscillator frequency, the baud rate prescaler, and the number of time quanta (Tq) clock cycles per bit (as shown in Table 10-7 and Table 10-8). Egn. 10-1 ## 10.3.2.5 MSCAN Receiver Flag Register (CANRFLG) A flag can be cleared only by software (writing a 1 to the corresponding bit position) when the condition which caused the setting is no longer valid. Every flag has an associated interrupt enable bit in the CANRIER register. Module Base + 0x0004 Figure 10-8. MSCAN Receiver Flag Register (CANRFLG) #### NOTE The CANRFLG register is held in the reset state<sup>1</sup> when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable again as soon as the initialization mode is exited (INITRQ = 0 and INITAK = 0). Read: Anytime Write: Anytime when out of initialization mode, except RSTAT[1:0] and TSTAT[1:0] flags which are read-only; write of 1 clears flag; write of 0 is ignored. MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>1</sup> This setting is not valid. Please refer to Table 10-34 for valid settings. <sup>1.</sup> The RSTAT[1:0], TSTAT[1:0] bits are not affected by initialization mode. #### Table 10-9. CANRFLG Register Field Descriptions | Field | Description | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WUPIF | Wake-Up Interrupt Flag — If the MSCAN detects CAN bus activity while in sleep mode (see Section 10.4.5.4, "MSCAN Sleep Mode,") and WUPE = 1 in CANTCTL0 (see Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)"), the module will set WUPIF. If not masked, a wake-up interrupt is pending while this flag is set. O No wake-up activity observed while in sleep mode MSCAN detected activity on the CAN bus and requested wake-up | | 6<br>CSCIF | CAN Status Change Interrupt Flag — This flag is set when the MSCAN changes its current CAN bus status due to the actual value of the transmit error counter (TEC) and the receive error counter (REC). An additional 4-bit (RSTAT[1:0], TSTAT[1:0]) status register, which is split into separate sections for TEC/REC, informs the system on the actual CAN bus status (see Section 10.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)"). If not masked, an error interrupt is pending while this flag is set. CSCIF provides a blocking interrupt. That guarantees that the receiver/transmitter status bits (RSTAT/TSTAT) are only updated when no CAN status change interrupt is pending. If the TECs/RECs change their current value after the CSCIF is asserted, which would cause an additional state change in the RSTAT/TSTAT bits, these bits keep their status until the current CSCIF interrupt is cleared again. O No change in CAN bus status occurred since last interrupt MSCAN changed current CAN bus status | | 5:4<br>RSTAT[1:0] | Receiver Status Bits — The values of the error counters control the actual CAN bus status of the MSCAN. As soon as the status change interrupt flag (CSCIF) is set, these bits indicate the appropriate receiver related CAN bus status of the MSCAN. The coding for the bits RSTAT1, RSTAT0 is: 00 RxOK: 0 ≤ receive error counter ≤ 96 01 RxWRN: 96 < receive error counter ≤ 127 10 RxERR: 127 < receive error counter 11 Bus-off¹: transmit error counter > 255 | | 3:2<br>TSTAT[1:0] | <b>Transmitter Status Bits</b> — The values of the error counters control the actual CAN bus status of the MSCAN. As soon as the status change interrupt flag (CSCIF) is set, these bits indicate the appropriate transmitter related CAN bus status of the MSCAN. The coding for the bits TSTAT1, TSTAT0 is: 00 | | 1<br>OVRIF | Overrun Interrupt Flag — This flag is set when a data overrun condition occurs. If not masked, an error interrupt is pending while this flag is set. O No data overrun condition A data overrun detected | | 0<br>RXF <sup>2</sup> | Receive Buffer Full Flag — RXF is set by the MSCAN when a new message is shifted in the receiver FIFO. This flag indicates whether the shifted buffer is loaded with a correctly received message (matching identifier, matching cyclic redundancy code (CRC) and no other errors detected). After the CPU has read that message from the RxFG buffer in the receiver FIFO, the RXF flag must be cleared to release the buffer. A set RXF flag prohibits the shifting of the next FIFO entry into the foreground buffer (RxFG). If not masked, a receive interrupt is pending while this flag is set. 0 No new message available within the RxFG 1 The receiver FIFO is not empty. A new message is available in the RxFG | Redundant Information for the most critical CAN bus status which is "bus-off". This only occurs if the Tx error counter exceeds a number of 255 errors. Bus-off affects the receiver state. As soon as the transmitter leaves its bus-off state the receiver state skips to RxOK too. Refer also to TSTAT[1:0] coding in this register. <sup>&</sup>lt;sup>2</sup> To ensure data integrity, do not read the receive buffer registers while the RXF flag is cleared. For MCUs with dual CPUs, reading the receive buffer registers while the RXF flag is cleared may result in a CPU fault condition. ## 10.3.2.6 MSCAN Receiver Interrupt Enable Register (CANRIER) This register contains the interrupt enable bits for the interrupt flags described in the CANRFLG register. Module Base + 0x0005 Figure 10-9. MSCAN Receiver Interrupt Enable Register (CANRIER) #### NOTE The CANRIER register is held in the reset state when the initialization mode is active (INITRQ=1 and INITAK=1). This register is writable when not in initialization mode (INITRQ=0 and INITAK=0). The RSTATE[1:0], TSTATE[1:0] bits are not affected by initialization mode. Read: Anytime Write: Anytime when not in initialization mode **Table 10-10. CANRIER Register Field Descriptions** | Field | Description | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WUPIE <sup>1</sup> | Wake-Up Interrupt Enable 0 No interrupt request is generated from this event. 1 A wake-up event causes a Wake-Up interrupt request. | | 6<br>CSCIE | CAN Status Change Interrupt Enable 0 No interrupt request is generated from this event. 1 A CAN Status Change event causes an error interrupt request. | | 5:4<br>RSTATE[1:0] | Receiver Status Change Enable — These RSTAT enable bits control the sensitivity level in which receiver state changes are causing CSCIF interrupts. Independent of the chosen sensitivity level the RSTAT flags continue to indicate the actual receiver state and are only updated if no CSCIF interrupt is pending. 00 Do not generate any CSCIF interrupt caused by receiver state changes. 01 Generate CSCIF interrupt only if the receiver enters or leaves "bus-off" state. Discard other receiver state changes for generating CSCIF interrupt. 10 Generate CSCIF interrupt only if the receiver enters or leaves "RxErr" or "bus-off" state. Discard other receiver state changes for generating CSCIF interrupt. 11 Generate CSCIF interrupt on all state changes. | | 3:2<br>TSTATE[1:0] | Transmitter Status Change Enable — These TSTAT enable bits control the sensitivity level in which transmitter state changes are causing CSCIF interrupts. Independent of the chosen sensitivity level, the TSTAT flags continue to indicate the actual transmitter state and are only updated if no CSCIF interrupt is pending. 00 Do not generate any CSCIF interrupt caused by transmitter state changes. 01 Generate CSCIF interrupt only if the transmitter enters or leaves "bus-off" state. Discard other transmitter state changes for generating CSCIF interrupt. 10 Generate CSCIF interrupt only if the transmitter enters or leaves "TxErr" or "bus-off" state. Discard other transmitter state changes for generating CSCIF interrupt. 11 Generate CSCIF interrupt on all state changes. | MC9S12KT256 Data Sheet, Rev. 1.16 Table 10-10. CANRIER Register Field Descriptions (continued) | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>OVRIE | Overrun Interrupt Enable 0 No interrupt request is generated from this event. 1 An overrun event causes an error interrupt request. | | 0<br>RXFIE | Receiver Full Interrupt Enable 0 No interrupt request is generated from this event. 1 A receive buffer full (successful message reception) event causes a receiver interrupt request. | WUPIE and WUPE (see Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)") must both be enabled if the recovery mechanism from stop or wait is required. ## 10.3.2.7 MSCAN Transmitter Flag Register (CANTFLG) The transmit buffer empty flags each have an associated interrupt enable bit in the CANTIER register. Module Base + 0x0006 Figure 10-10. MSCAN Transmitter Flag Register (CANTFLG) #### NOTE The CANTFLG register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Read: Anytime Write: Anytime for TXEx flags when not in initialization mode; write of 1 clears flag, write of 0 is ignored Bus-off state is defined by the CAN standard (see Bosch CAN 2.0A/B protocol specification: for only transmitters. Because the only possible state change for the transmitter from bus-off to TxOK also forces the receiver to skip its current state to RxOK, the coding of the RXSTAT[1:0] flags define an additional bus-off state for the receiver (see Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)"). | Field | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0<br>TXE[2:0] | Transmitter Buffer Empty — This flag indicates that the associated transmit message buffer is empty, and thus not scheduled for transmission. The CPU must clear the flag after a message is set up in the transmit buffer and is due for transmission. The MSCAN sets the flag after the message is sent successfully. The flag is also set by the MSCAN when the transmission request is successfully aborted due to a pending abort request (see Section 10.3.2.9, "MSCAN Transmitter Message Abort Request Register (CANTARQ)"). If not masked, a transmit interrupt is pending while this flag is set. Clearing a TXEx flag also clears the corresponding ABTAKx (see Section 10.3.2.10, "MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK)"). When a TXEx flag is set, the corresponding ABTRQx bit is cleared (see Section 10.3.2.9, "MSCAN Transmitter Message Abort Request Register (CANTARQ)"). When listen-mode is active (see Section 10.3.2.2, "MSCAN Control Register 1 (CANCTL1)") the TXEx flags cannot be cleared and no transmission is started. Read and write accesses to the transmit buffer will be blocked, if the corresponding TXEx bit is cleared (TXEx = 0) and the buffer is scheduled for transmission. O The associated message buffer is full (loaded with a message due for transmission) 1 The associated message buffer is empty (not scheduled) | # 10.3.2.8 MSCAN Transmitter Interrupt Enable Register (CANTIER) This register contains the interrupt enable bits for the transmit buffer empty interrupt flags. Module Base + 0x0007 Figure 10-11. MSCAN Transmitter Interrupt Enable Register (CANTIER) #### **NOTE** The CANTIER register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Read: Anytime Write: Anytime when not in initialization mode **Table 10-12. CANTIER Register Field Descriptions** | Field | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0<br>TXEIE[2:0] | Transmitter Empty Interrupt Enable 0 No interrupt request is generated from this event. 1 A transmitter empty (transmit buffer available for transmission) event causes a transmitter empty interrupt request. | # 10.3.2.9 MSCAN Transmitter Message Abort Request Register (CANTARQ) The CANTARQ register allows abort request of queued messages as described below. Module Base + 0x0008 Figure 10-12. MSCAN Transmitter Message Abort Request Register (CANTARQ) ### **NOTE** The CANTARQ register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Read: Anytime Write: Anytime when not in initialization mode **Table 10-13. CANTARQ Register Field Descriptions** | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0<br>ABTRQ[2:0] | Abort Request — The CPU sets the ABTRQx bit to request that a scheduled message buffer (TXEx = 0) be aborted. The MSCAN grants the request if the message has not already started transmission, or if the transmission is not successful (lost arbitration or error). When a message is aborted, the associated TXE (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and abort acknowledge flags (ABTAK, see Section 10.3.2.10, "MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK)") are set and a transmit interrupt occurs if enabled. The CPU cannot reset ABTRQx. ABTRQx is reset whenever the associated TXE flag is set. 0 No abort request 1 Abort request pending | # 10.3.2.10 MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK) The CANTAAK register indicates the successful abort of a queued message, if requested by the appropriate bits in the CANTARQ register. Module Base + 0x0009 Figure 10-13. MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK) #### **NOTE** The CANTAAK register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). Read: Anytime Write: Unimplemented for ABTAKx flags Table 10-14. CANTAAK Register Field Descriptions | Field | Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0<br>ABTAK[2:0] | Abort Acknowledge — This flag acknowledges that a message was aborted due to a pending abort request from the CPU. After a particular message buffer is flagged empty, this flag can be used by the application software to identify whether the message was aborted successfully or was sent anyway. The ABTAKx flag is cleared whenever the corresponding TXE flag is cleared. 1 The message was aborted. | ## 10.3.2.11 MSCAN Transmit Buffer Selection Register (CANTBSEL) The CANTBSEL register allows the selection of the actual transmit message buffer, which then will be accessible in the CANTXFG register space. Module Base + 0x000A Figure 10-14. MSCAN Transmit Buffer Selection Register (CANTBSEL) #### **NOTE** The CANTBSEL register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK=1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Read: Find the lowest ordered bit set to 1, all other bits will be read as 0 Write: Anytime when not in initialization mode Table 10-15. CANTBSEL Register Field Descriptions | Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0<br>TX[2:0] | Transmit Buffer Select — The lowest numbered bit places the respective transmit buffer in the CANTXFG register space (e.g., TX1 = 1 and TX0 = 1 selects transmit buffer TX0; TX1 = 1 and TX0 = 0 selects transmit buffer TX1). Read and write accesses to the selected transmit buffer will be blocked, if the corresponding TXEx bit is cleared and the buffer is scheduled for transmission (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)"). 0 The associated message buffer is deselected 1 The associated message buffer is selected, if lowest numbered bit | The following gives a short programming example of the usage of the CANTBSEL register: To get the next available transmit buffer, application software must read the CANTFLG register and write this value back into the CANTBSEL register. In this example Tx buffers TX1 and TX2 are available. The value read from CANTFLG is therefore 0b0000\_0110. When writing this value back to CANTBSEL, the Tx buffer TX1 is selected in the CANTXFG because the lowest numbered bit set to 1 is at bit position 1. Reading back this value out of CANTBSEL results in 0b0000\_0010, because only the lowest numbered bit position set to 1 is presented. This mechanism eases the application software the selection of the next available Tx buffer. - LDD CANTFLG; value read is 0b0000\_0110 - STD CANTBSEL; value written is 0b0000 0110 - LDD CANTBSEL; value read is 0b0000 0010 If all transmit message buffers are deselected, no accesses are allowed to the CANTXFG registers. MC9S12KT256 Data Sheet, Rev. 1.16 # 10.3.2.12 MSCAN Identifier Acceptance Control Register (CANIDAC) The CANIDAC register is used for identifier acceptance control as described below. Module Base + 0x000B Figure 10-15. MSCAN Identifier Acceptance Control Register (CANIDAC) Read: Anytime Freescale Semiconductor Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1), except bits IDHITx, which are read-only **Table 10-16. CANIDAC Register Field Descriptions** | Field | Description | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:4<br>IDAM[1:0] | Identifier Acceptance Mode — The CPU sets these flags to define the identifier acceptance filter organization (see Section 10.4.3, "Identifier Acceptance Filter"). Table 10-17 summarizes the different settings. In filter closed mode, no message is accepted such that the foreground buffer is never reloaded. | | 2:0<br>IDHIT[2:0] | Identifier Acceptance Hit Indicator — The MSCAN sets these flags to indicate an identifier acceptance hit (see Section 10.4.3, "Identifier Acceptance Filter"). Table 10-18 summarizes the different settings. | **Table 10-17. Identifier Acceptance Mode Settings** | IDAM1 | IDAM0 | Identifier Acceptance Mode | | | | | |-------|-------|--------------------------------|--|--|--|--| | 0 | 0 | Two 32-bit acceptance filters | | | | | | 0 | 1 | Four 16-bit acceptance filters | | | | | | 1 | 0 | Eight 8-bit acceptance filters | | | | | | 1 | 1 | Filter closed | | | | | **Table 10-18. Identifier Acceptance Hit Indication** | IDHIT2 | IDHIT1 | IDHIT0 | Identifier Acceptance Hit | |--------|--------|--------|---------------------------| | 0 | 0 | 0 | Filter 0 hit | | 0 | 0 | 1 | Filter 1 hit | | 0 | 1 | 0 | Filter 2 hit | | 0 | 1 | 1 | Filter 3 hit | | 1 | 0 | 0 | Filter 4 hit | | 1 | 0 | 1 | Filter 5 hit | | 1 | 1 | 0 | Filter 6 hit | | 1 | 1 | 1 | Filter 7 hit | ..... 335 The IDHITx indicators are always related to the message in the foreground buffer (RxFG). When a message gets shifted into the foreground buffer of the receiver FIFO the indicators are updated as well. ## 10.3.2.13 MSCAN Reserved Registers These registers are reserved for factory testing of the MSCAN module and is not available in normal system operation modes. Module Base + 0x000C, 0x000D Figure 10-16. MSCAN Reserved Registers Read: Always read 0x0000 in normal system operation modes Write: Unimplemented in normal system operation modes #### NOTE Writing to this register when in special modes can alter the MSCAN functionality. # 10.3.2.14 MSCAN Receive Error Counter (CANRXERR) This register reflects the status of the MSCAN receive error counter. Module Base + 0x000E Figure 10-17. MSCAN Receive Error Counter (CANRXERR) Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1) Write: Unimplemented #### MC9S12KT256 Data Sheet, Rev. 1.16 #### **NOTE** Reading this register when in any other mode other than sleep or initialization mode may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition. Writing to this register when in special modes can alter the MSCAN functionality. ## **10.3.2.15 MSCAN Transmit Error Counter (CANTXERR)** This register reflects the status of the MSCAN transmit error counter. Module Base + 0x000F Figure 10-18. MSCAN Transmit Error Counter (CANTXERR) Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1) Write: Unimplemented #### **NOTE** Reading this register when in any other mode other than sleep or initialization mode, may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition. Writing to this register when in special modes can alter the MSCAN functionality. ## 10.3.2.16 MSCAN Identifier Acceptance Registers (CANIDAR0-7) On reception, each message is written into the background receive buffer. The CPU is only signalled to read the message if it passes the criteria in the identifier acceptance and identifier mask registers (accepted); otherwise, the message is overwritten by the next message (dropped). The acceptance registers of the MSCAN are applied on the IDR0–IDR3 registers (see Section 10.3.3.1, "Identifier Registers (IDR0–IDR3)") of incoming messages in a bit by bit manner (see Section 10.4.3, "Identifier Acceptance Filter"). For extended identifiers, all four acceptance and mask registers are applied. For standard identifiers, only the first two (CANIDAR0/1, CANIDMR0/1) are applied. Figure 10-19. MSCAN Identifier Acceptance Registers (First Bank) — CANIDAR0-CANIDAR3 Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 10-19. CANIDAR0-CANIDAR3 Register Field Descriptions | Field | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>AC[7:0] | <b>Acceptance Code Bits</b> — AC[7:0] comprise a user-defined sequence of bits with which the corresponding bits of the related identifier register (IDRn) of the receive message buffer are compared. The result of this comparison is then masked with the corresponding identifier mask register. | MC9S12KT256 Data Sheet, Rev. 1.16 Figure 10-20. MSCAN Identifier Acceptance Registers (Second Bank) — CANIDAR4-CANIDAR7 Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 10-20. CANIDAR4-CANIDAR7 Register Field Descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>AC[7:0] | Acceptance Code Bits — AC[7:0] comprise a user-defined sequence of bits with which the corresponding bits of the related identifier register (IDRn) of the receive message buffer are compared. The result of this comparison is then masked with the corresponding identifier mask register. | ## 10.3.2.17 MSCAN Identifier Mask Registers (CANIDMR0–CANIDMR7) The identifier mask register specifies which of the corresponding bits in the identifier acceptance register are relevant for acceptance filtering. To receive standard identifiers in 32 bit filter mode, it is required to program the last three bits (AM[2:0]) in the mask registers CANIDMR1 and CANIDMR5 to "don't care." To receive standard identifiers in 16 bit filter mode, it is required to program the last three bits (AM[2:0]) in the mask registers CANIDMR1, CANIDMR3, CANIDMR5, and CANIDMR7 to "don't care." Figure 10-21. MSCAN Identifier Mask Registers (First Bank) — CANIDMR0-CANIDMR3 Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 10-21. CANIDMR0-CANIDMR3 Register Field Descriptions | Field | Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>AM[7:0] | Acceptance Mask Bits — If a particular bit in this register is cleared, this indicates that the corresponding bit in the identifier acceptance register must be the same as its identifier bit before a match is detected. The message is accepted if all such bits match. If a bit is set, it indicates that the state of the corresponding bit in the identifier acceptance register does not affect whether or not the message is accepted. O Match corresponding acceptance code register and identifier bits I Ignore corresponding acceptance code register bit | Figure 10-22. MSCAN Identifier Mask Registers (Second Bank) — CANIDMR4-CANIDMR7 Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 10-22. CANIDMR4-CANIDMR7 Register Field Descriptions | Field | Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>AM[7:0] | Acceptance Mask Bits — If a particular bit in this register is cleared, this indicates that the corresponding bit in the identifier acceptance register must be the same as its identifier bit before a match is detected. The message is accepted if all such bits match. If a bit is set, it indicates that the state of the corresponding bit in the identifier acceptance register does not affect whether or not the message is accepted. O Match corresponding acceptance code register and identifier bits I Ignore corresponding acceptance code register bit | # 10.3.3 Programmer's Model of Message Storage The following section details the organization of the receive and transmit message buffers and the associated control registers. To simplify the programmer interface, the receive and transmit message buffers have the same outline. Each message buffer allocates 16 bytes in the memory map containing a 13 byte data structure. An additional transmit buffer priority register (TBPR) is defined for the transmit buffers. Within the last two bytes of this memory map, the MSCAN stores a special 16-bit time stamp, which is sampled from an internal timer after successful transmission or reception of a message. This feature is only available for transmit and receiver buffers, if the TIME bit is set (see Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)"). The time stamp register is written by the MSCAN. The CPU can only read these registers. | Offset<br>Address | Register | Access | |-------------------|------------------------------------------------|--------| | 0x00X0 | Identifier Register 0 | | | 0x00X1 | Identifier Register 1 | | | 0x00X2 | Identifier Register 2 | | | 0x00X3 | Identifier Register 3 | | | 0x00X4 | Data Segment Register 0 | | | 0x00X5 | Data Segment Register 1 | | | 0x00X6 | Data Segment Register 2 | | | 0x00X7 | Data Segment Register 3 | | | 0x00X8 | Data Segment Register 4 | | | 0x00X9 | Data Segment Register 5 | | | 0x00XA | Data Segment Register 6 | | | 0x00XB | Data Segment Register 7 | | | 0x00XC | Data Length Register | | | 0x00XD | Transmit Buffer Priority Register <sup>1</sup> | | | 0x00XE | Time Stamp Register (High Byte) <sup>2</sup> | | | 0x00XF | Time Stamp Register (Low Byte) <sup>3</sup> | | **Table 10-23. Message Buffer Organization** Figure 10-23 shows the common 13-byte data structure of receive and transmit buffers for extended identifiers. The mapping of standard identifiers into the IDR registers is shown in Figure 10-24. All bits of the receive and transmit buffers are 'x' out of reset because of RAM-based implementation<sup>1</sup>. All reserved or unused bits of the receive and transmit buffers always read 'x'. MC9S12KT256 Data Sheet, Rev. 1.16 Not applicable for receive buffers <sup>&</sup>lt;sup>2</sup> Read-only for CPU <sup>&</sup>lt;sup>3</sup> Read-only for CPU <sup>1.</sup> Exception: The transmit priority registers are 0 out of reset. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit0 | |------------------|--------|-------|-------------|----------------|----------|----------|------|------|------| | 0x00X0<br>IDR0 | R<br>W | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | 0x00X1<br>IDR1 | R<br>W | ID20 | ID19 | ID18 | SRR (=1) | IDE (=1) | ID17 | ID16 | ID15 | | 0x00X2<br>IDR2 | R<br>W | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | 0x00X3<br>IDR3 | R<br>W | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | 0x00X4<br>DSR0 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X5<br>DSR1 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X6<br>DSR2 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X7<br>DSR3 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X8<br>DSR4 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X9<br>DSR5 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00XA<br>DSR6 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00XB<br>DSR7 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00XC<br>DLR | R<br>W | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | | | | = Unused, a | lways read 'x' | | | | | | Figure 10-23. Receive/Transmit Message Buffer — Extended Identifier Mapping Read: For transmit buffers, anytime when TXEx flag is set (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). For receive buffers, only when RXF flag is set (see Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)"). Write: For transmit buffers, anytime when TXEx flag is set (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). Unimplemented for receive buffers. Reset: Undefined (0x00XX) because of RAM-based implementation Figure 10-24. Receive/Transmit Message Buffer — Standard Identifier Mapping ## 10.3.3.1 Identifier Registers (IDR0-IDR3) The identifier registers for an extended format identifier consist of a total of 32 bits; ID[28:0], SRR, IDE, and RTR bits. The identifier registers for a standard format identifier consist of a total of 13 bits; ID[10:0], RTR, and IDE bits. ### 10.3.3.1.1 IDR0-IDR3 for Extended Identifier Mapping Module Base + 0x00X1 Figure 10-25. Identifier Register 0 (IDR0) — Extended Identifier Mapping Table 10-24. IDR0 Register Field Descriptions — Extended | Field | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>ID[28:21] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | MC9S12KT256 Data Sheet, Rev. 1.16 ### Module Base + 0x00X1 Figure 10-26. Identifier Register 1 (IDR1) — Extended Identifier Mapping ## Table 10-25. IDR1 Register Field Descriptions — Extended | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5<br>ID[20:18] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | | 4<br>SRR | Substitute Remote Request — This fixed recessive bit is used only in extended format. It must be set to 1 by the user for transmission buffers and is stored as received on the CAN bus for receive buffers. | | 3<br>IDE | ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send. O Standard format (11 bit) Extended format (29 bit) | | 2:0<br>ID[17:15] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | ## Module Base + 0x00X2 Figure 10-27. Identifier Register 2 (IDR2) — Extended Identifier Mapping ### Table 10-26. IDR2 Register Field Descriptions — Extended | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>ID[14:7] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | ### Module Base + 0x00X3 Figure 10-28. Identifier Register 3 (IDR3) — Extended Identifier Mapping ## Table 10-27. IDR3 Register Field Descriptions — Extended | Field | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1<br>ID[6:0] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | | 0<br>RTR | Remote Transmission Request — This flag reflects the status of the remote transmission request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent. O Data frame Remote frame | ## 10.3.3.1.2 IDR0-IDR3 for Standard Identifier Mapping #### Module Base + 0x00X0 Figure 10-29. Identifier Register 0 — Standard Mapping #### Table 10-28. IDR0 Register Field Descriptions — Standard | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>ID[10:3] | Standard Format Identifier — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 10-29. | ### Module Base + 0x00X1 Figure 10-30. Identifier Register 1 — Standard Mapping Table 10-29. IDR1 Register Field Descriptions | Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5<br>ID[2:0] | <b>Standard Format Identifier</b> — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 10-28. | | 4<br>RTR | Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent. O Data frame Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent. | | 3<br>IDE | ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send. O Standard format (11 bit) Extended format (29 bit) | #### Module Base + 0x00X2 Figure 10-31. Identifier Register 2 — Standard Mapping Module Base + 0x00X3 Figure 10-32. Identifier Register 3 — Standard Mapping # 10.3.3.2 Data Segment Registers (DSR0-7) The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received. The number of bytes to be transmitted or received is determined by the data length code in the corresponding DLR register. Figure 10-33. Data Segment Registers (DSR0-DSR7) — Extended Identifier Mapping Table 10-30. DSR0-DSR7 Register Field Descriptions | Field | Description | |----------------|---------------| | 7:0<br>DB[7:0] | Data bits 7:0 | # 10.3.3.3 Data Length Register (DLR) This register keeps the data length field of the CAN frame. Module Base + 0x00XB Figure 10-34. Data Length Register (DLR) — Extended Identifier Mapping Table 10-31. DLR Register Field Descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0<br>DLC[3:0] | Data Length Code Bits — The data length code contains the number of bytes (data byte count) of the respective message. During the transmission of a remote frame, the data length code is transmitted as programmed while the number of transmitted data bytes is always 0. The data byte count ranges from 0 to 8 for a data frame. Table 10-32 shows the effect of setting the DLC bits. | **Data Length Code Data Byte** Count DLC<sub>3</sub> DLC2 DLC1 DLC<sub>0</sub> Table 10-32. Data Length Codes # 10.3.3.4 Transmit Buffer Priority Register (TBPR) This register defines the local priority of the associated message buffer. The local priority is used for the internal prioritization process of the MSCAN and is defined to be highest for the smallest binary number. The MSCAN implements the following internal prioritization mechanisms: - All transmission buffers with a cleared TXEx flag participate in the prioritization immediately before the SOF (start of frame) is sent. - The transmission buffer with the lowest local priority field wins the prioritization. Freescale Semiconductor #### MC9S12KT256 Data Sheet, Rev. 1.16 In cases of more than one buffer having the same lowest priority, the message buffer with the lower index number wins. Module Base + 0xXXXD Figure 10-35. Transmit Buffer Priority Register (TBPR) Read: Anytime when TXEx flag is set (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). Write: Anytime when TXEx flag is set (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). ## 10.3.3.5 Time Stamp Register (TSRH-TSRL) If the TIME bit is enabled, the MSCAN will write a time stamp to the respective registers in the active transmit or receive buffer right after the EOF of a valid message on the CAN bus (see Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)"). In case of a transmission, the CPU can only read the time stamp after the respective transmit buffer has been flagged empty. The timer value, which is used for stamping, is taken from a free running internal CAN bit clock. A timer overrun is not indicated by the MSCAN. The timer is reset (all bits set to 0) during initialization mode. The CPU can only read the time stamp registers. Module Base + 0xXXXE Figure 10-36. Time Stamp Register — High Byte (TSRH) Module Base + 0xXXXF Figure 10-37. Time Stamp Register — Low Byte (TSRL) MC9S12KT256 Data Sheet, Rev. 1.16 Read: Anytime when TXEx flag is set (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). Write: Unimplemented # 10.4 Functional Description ## **10.4.1** General This section provides a complete functional description of the MSCAN. It describes each of the features and modes listed in the introduction. # 10.4.2 Message Storage Figure 10-38. User Model for Message Buffer Organization MSCAN facilitates a sophisticated message storage system which addresses the requirements of a broad range of network applications. ## 10.4.2.1 Message Transmit Background Modern application layer software is built upon two fundamental assumptions: - Any CAN node is able to send out a stream of scheduled messages without releasing the CAN bus between the two messages. Such nodes arbitrate for the CAN bus immediately after sending the previous message and only release the CAN bus in case of lost arbitration. - The internal message queue within any CAN node is organized such that the highest priority message is sent out first, if more than one message is ready to be sent. The behavior described in the bullets above cannot be achieved with a single transmit buffer. That buffer must be reloaded immediately after the previous message is sent. This loading process lasts a finite amount of time and must be completed within the inter-frame sequence (IFS) to be able to send an uninterrupted stream of messages. Even if this is feasible for limited CAN bus speeds, it requires that the CPU reacts with short latencies to the transmit interrupt. A double buffer scheme de-couples the reloading of the transmit buffer from the actual message sending and, therefore, reduces the reactiveness requirements of the CPU. Problems can arise if the sending of a message is finished while the CPU re-loads the second buffer. No buffer would then be ready for transmission, and the CAN bus would be released. At least three transmit buffers are required to meet the first of the above requirements under all circumstances. The MSCAN has three transmit buffers. The second requirement calls for some sort of internal prioritization which the MSCAN implements with the "local priority" concept described in Section 10.4.2.2, "Transmit Structures." #### 10.4.2.2 Transmit Structures The MSCAN triple transmit buffer scheme optimizes real-time performance by allowing multiple messages to be set up in advance. The three buffers are arranged as shown in Figure 10-38. All three buffers have a 13-byte data structure similar to the outline of the receive buffers (see Section 10.3.3, "Programmer's Model of Message Storage"). An additional Section 10.3.3.4, "Transmit Buffer Priority Register (TBPR) contains an 8-bit local priority field (PRIO) (see Section 10.3.3.4, "Transmit Buffer Priority Register (TBPR)"). The remaining two bytes are used for time stamping of a message, if required (see Section 10.3.3.5, "Time Stamp Register (TSRH–TSRL)"). To transmit a message, the CPU must identify an available transmit buffer, which is indicated by a set transmitter buffer empty (TXEx) flag (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)"). If a transmit buffer is available, the CPU must set a pointer to this buffer by writing to the CANTBSEL register (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). This makes the respective buffer accessible within the CANTXFG address space (see Section 10.3.3, "Programmer's Model of Message Storage"). The algorithmic feature associated with the CANTBSEL register simplifies the transmit buffer selection. In addition, this scheme makes the handler software simpler because only one address area is applicable for the transmit process, and the required address space is minimized. The CPU then stores the identifier, the control bits, and the data content into one of the transmit buffers. Finally, the buffer is flagged as ready for transmission by clearing the associated TXE flag. The MSCAN then schedules the message for transmission and signals the successful transmission of the buffer by setting the associated TXE flag. A transmit interrupt (see Section 10.4.7.2, "Transmit Interrupt") is generated when TXEx is set and can be used to drive the application software to re-load the buffer. If more than one buffer is scheduled for transmission when the CAN bus becomes available for arbitration, the MSCAN uses the local priority setting of the three buffers to determine the prioritization. For this purpose, every transmit buffer has an 8-bit local priority field (PRIO). The application software programs this field when the message is set up. The local priority reflects the priority of this particular message relative to the set of messages being transmitted from this node. The lowest binary value of the PRIO field is defined to be the highest priority. The internal scheduling process takes place whenever the MSCAN arbitrates for the CAN bus. This is also the case after the occurrence of a transmission error. When a high priority message is scheduled by the application software, it may become necessary to abort a lower priority message in one of the three transmit buffers. Because messages that are already in transmission cannot be aborted, the user must request the abort by setting the corresponding abort request bit (ABTRQ) (see Section 10.3.2.9, "MSCAN Transmitter Message Abort Request Register (CANTARQ)".) The MSCAN then grants the request, if possible, by: - 1. Setting the corresponding abort acknowledge flag (ABTAK) in the CANTAAK register. - 2. Setting the associated TXE flag to release the buffer. - 3. Generating a transmit interrupt. The transmit interrupt handler software can determine from the setting of the ABTAK flag whether the message was aborted (ABTAK = 1) or sent (ABTAK = 0). #### 10.4.2.3 Receive Structures The received messages are stored in a five stage input FIFO. The five message buffers are alternately mapped into a single memory area (see Figure 10-38). The background receive buffer (RxBG) is exclusively associated with the MSCAN, but the foreground receive buffer (RxFG) is addressable by the CPU (see Figure 10-38). This scheme simplifies the handler software because only one address area is applicable for the receive process. All receive buffers have a size of 15 bytes to store the CAN control bits, the identifier (standard or extended), the data contents, and a time stamp, if enabled (see Section 10.3.3, "Programmer's Model of Message Storage"). The receiver full flag (RXF) (see Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)") signals the status of the foreground receive buffer. When the buffer contains a correctly received message with a matching identifier, this flag is set. On reception, each message is checked to see whether it passes the filter (see Section 10.4.3, "Identifier Acceptance Filter") and simultaneously is written into the active RxBG. After successful reception of a valid message, the MSCAN shifts the content of RxBG into the receiver FIFO<sup>2</sup>, sets the RXF flag, and generates a receive interrupt (see Section 10.4.7.3, "Receive Interrupt") to the CPU<sup>3</sup>. The user's receive handler must read the received message from the RxFG and then reset the RXF flag to acknowledge the interrupt and to release the foreground buffer. A new message, which can follow immediately after the IFS MC9S12KT256 Data Sheet, Rev. 1.16 <sup>1.</sup> The transmit interrupt occurs only if not masked. A polling scheme can be applied on TXEx also. <sup>2.</sup> Only if the RXF flag is not set. <sup>3.</sup> The receive interrupt occurs only if not masked. A polling scheme can be applied on RXF also. field of the CAN frame, is received into the next available RxBG. If the MSCAN receives an invalid message in its RxBG (wrong identifier, transmission errors, etc.) the actual contents of the buffer will be over-written by the next message. The buffer will then not be shifted into the FIFO. When the MSCAN module is transmitting, the MSCAN receives its own transmitted messages into the background receive buffer, RxBG, but does not shift it into the receiver FIFO, generate a receive interrupt, or acknowledge its own messages on the CAN bus. The exception to this rule is in loopback mode (see Section 10.3.2.2, "MSCAN Control Register 1 (CANCTL1)") where the MSCAN treats its own messages exactly like all other incoming messages. The MSCAN receives its own transmitted messages in the event that it loses arbitration. If arbitration is lost, the MSCAN must be prepared to become a receiver. An overrun condition occurs when all receive message buffers in the FIFO are filled with correctly received messages with accepted identifiers and another message is correctly received from the CAN bus with an accepted identifier. The latter message is discarded and an error interrupt with overrun indication is generated if enabled (see Section 10.4.7.5, "Error Interrupt"). The MSCAN remains able to transmit messages while the receiver FIFO being filled, but all incoming messages are discarded. As soon as a receive buffer in the FIFO is available again, new valid messages will be accepted. ## 10.4.3 Identifier Acceptance Filter The MSCAN identifier acceptance registers (see Section 10.3.2.12, "MSCAN Identifier Acceptance Control Register (CANIDAC)") define the acceptable patterns of the standard or extended identifier (ID[10:0] or ID[28:0]). Any of these bits can be marked 'don't care' in the MSCAN identifier mask registers (see Section 10.3.2.17, "MSCAN Identifier Mask Registers (CANIDMR0–CANIDMR7)"). A filter hit is indicated to the application software by a set receive buffer full flag (RXF = 1) and three bits in the CANIDAC register (see Section 10.3.2.12, "MSCAN Identifier Acceptance Control Register (CANIDAC)"). These identifier hit flags (IDHIT[2:0]) clearly identify the filter section that caused the acceptance. They simplify the application software's task to identify the cause of the receiver interrupt. If more than one hit occurs (two or more filters match), the lower hit has priority. A very flexible programmable generic identifier acceptance filter has been introduced to reduce the CPU interrupt loading. The filter is programmable to operate in four different modes (see Bosch CAN 2.0A/B protocol specification): - Two identifier acceptance filters, each to be applied to: - The full 29 bits of the extended identifier and to the following bits of the CAN 2.0B frame: - Remote transmission request (RTR) - Identifier extension (IDE) - Substitute remote request (SRR) - The 11 bits of the standard identifier plus the RTR and IDE bits of the CAN 2.0A/B messages<sup>1</sup>. This mode implements two filters for a full length CAN 2.0B compliant extended identifier. Figure 10-39 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces a filter 0 hit. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces a filter 1 hit. <sup>1.</sup>Although this mode can be used for standard identifiers, it is recommended to use the four or eight identifier acceptance filters for standard identifiers MC9S12KT256 Data Sheet, Rev. 1.16 - Four identifier acceptance filters, each to be applied to - a) the 14 most significant bits of the extended identifier plus the SRR and IDE bits of CAN 2.0B messages or - b) the 11 bits of the standard identifier, the RTR and IDE bits of CAN 2.0A/B messages. Figure 10-40 shows how the first 32-bit filter bank (CANIDAR0–CANIDA3, CANIDMR0–3CANIDMR) produces filter 0 and 1 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 2 and 3 hits. - Eight identifier acceptance filters, each to be applied to the first 8 bits of the identifier. This mode implements eight independent filters for the first 8 bits of a CAN 2.0A/B compliant standard identifier or a CAN 2.0B compliant extended identifier. Figure 10-41 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces filter 0 to 3 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 4 to 7 hits. - Closed filter. No CAN message is copied into the foreground buffer RxFG, and the RXF flag is never set. Figure 10-39. 32-bit Maskable Identifier Acceptance Filter Figure 10-40. 16-bit Maskable Identifier Acceptance Filters Figure 10-41. 8-bit Maskable Identifier Acceptance Filters ### 10.4.3.1 Protocol Violation Protection The MSCAN protects the user from accidentally violating the CAN protocol through programming errors. The protection logic implements the following features: - The receive and transmit error counters cannot be written or otherwise manipulated. - All registers which control the configuration of the MSCAN cannot be modified while the MSCAN is on-line. The MSCAN has to be in Initialization Mode. The corresponding INITRQ/INITAK handshake bits in the CANCTL0/CANCTL1 registers (see Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)") serve as a lock to protect the following registers: - MSCAN control 1 register (CANCTL1) - MSCAN bus timing registers 0 and 1 (CANBTR0, CANBTR1) - MSCAN identifier acceptance control register (CANIDAC) - MSCAN identifier acceptance registers (CANIDAR0–CANIDAR7) - MSCAN identifier mask registers (CANIDMR0–CANIDMR7) - The TXCAN pin is immediately forced to a recessive state when the MSCAN goes into the power down mode or initialization mode (see Section 10.4.5.6, "MSCAN Power Down Mode," and Section 10.4.5.5, "MSCAN Initialization Mode"). - The MSCAN enable bit (CANE) is writable only once in normal system operation modes, which provides further protection against inadvertently disabling the MSCAN. ## 10.4.3.2 Clock System Figure 10-42 shows the structure of the MSCAN clock generation circuitry. Figure 10-42. MSCAN Clocking Scheme The clock source bit (CLKSRC) in the CANCTL1 register (10.3.2.2/10-322) defines whether the internal CANCLK is connected to the output of a crystal oscillator (oscillator clock) or to the bus clock. The clock source has to be chosen such that the tight oscillator tolerance requirements (up to 0.4%) of the CAN protocol are met. Additionally, for high CAN bus rates (1 Mbps), a 45% to 55% duty cycle of the clock is required. If the bus clock is generated from a PLL, it is recommended to select the oscillator clock rather than the bus clock due to jitter considerations, especially at the faster CAN bus rates. For microcontrollers without a clock and reset generator (CRG), CANCLK is driven from the crystal oscillator (oscillator clock). A programmable prescaler generates the time quanta (Tq) clock from CANCLK. A time quantum is the atomic unit of time handled by the MSCAN. $$Tq = \frac{f_{CANCLK}}{(Prescaler value)}$$ A bit time is subdivided into three segments as described in the Bosch CAN specification. (see Figure 10-43): - SYNC\_SEG: This segment has a fixed length of one time quantum. Signal edges are expected to happen within this section. - Time Segment 1: This segment includes the PROP\_SEG and the PHASE\_SEG1 of the CAN standard. It can be programmed by setting the parameter TSEG1 to consist of 4 to 16 time quanta. - Time Segment 2: This segment represents the PHASE\_SEG2 of the CAN standard. It can be programmed by setting the TSEG2 parameter to be 2 to 8 time quanta long. Eqn. 10-3 $$Bit Rate = \frac{f_{Tq}}{(number of Time Quanta)}$$ Figure 10-43. Segments within the Bit Time MC9S12KT256 Data Sheet, Rev. 1.16 Table 10-33. Time Segment Syntax | Syntax | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYNC_SEG | System expects transitions to occur on the CAN bus during this period. | | Transmit Point | A node in transmit mode transfers a new value to the CAN bus at this point. | | Sample Point | A node in receive mode samples the CAN bus at this point. If the three samples per bit option is selected, then this point marks the position of the third sample. | The synchronization jump width (see the Bosch CAN specification for details) can be programmed in a range of 1 to 4 time quanta by setting the SJW parameter. The SYNC\_SEG, TSEG1, TSEG2, and SJW parameters are set by programming the MSCAN bus timing registers (CANBTR0, CANBTR1) (see Section 10.3.2.3, "MSCAN Bus Timing Register 0 (CANBTR0)" and Section 10.3.2.4, "MSCAN Bus Timing Register 1 (CANBTR1)"). Table 10-34 gives an overview of the CAN compliant segment settings and the related parameter values. #### NOTE It is the user's responsibility to ensure the bit time settings are in compliance with the CAN standard. **Synchronization Time Segment 1** TSEG1 **Time Segment 2** TSEG2 **SJW** Jump Width 5..10 4..9 2 1 1..2 0..1 4 .. 11 3 .. 10 2 0..2 3 1...3 5 .. 12 4 .. 11 4 3 1 .. 4 0 .. 3 6..13 5..12 5 4 1..4 0..3 7..14 6..13 6 5 1..4 0..3 7..14 7 8..15 6 1..4 0..3 9..16 8..15 8 7 0..3 1..4 Table 10-34. CAN Standard Compliant Bit Time Segment Settings # 10.4.4 Modes of Operation #### **10.4.4.1 Normal Modes** The MSCAN module behaves as described within this specification in all normal system operation modes. # 10.4.4.2 Special Modes The MSCAN module behaves as described within this specification in all special system operation modes. MC9S12KT256 Data Sheet, Rev. 1.16 Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2) #### 10.4.4.3 Emulation Modes In all emulation modes, the MSCAN module behaves just like normal system operation modes as described within this specification. ## 10.4.4.4 Listen-Only Mode In an optional CAN bus monitoring mode (listen-only), the CAN node is able to receive valid data frames and valid remote frames, but it sends only "recessive" bits on the CAN bus. In addition, it cannot start a transmision. If the MAC sub-layer is required to send a "dominant" bit (ACK bit, overload flag, or active error flag), the bit is rerouted internally so that the MAC sub-layer monitors this "dominant" bit, although the CAN bus may remain in recessive state externally. ## 10.4.4.5 Security Modes The MSCAN module has no security features. ## 10.4.5 Low-Power Options If the MSCAN is disabled (CANE = 0), the MSCAN clocks are stopped for power saving. If the MSCAN is enabled (CANE = 1), the MSCAN has two additional modes with reduced power consumption, compared to normal mode: sleep and power down mode. In sleep mode, power consumption is reduced by stopping all clocks except those to access the registers from the CPU side. In power down mode, all clocks are stopped and no power is consumed. Table 10-35 summarizes the combinations of MSCAN and CPU modes. A particular combination of modes is entered by the given settings on the CSWAI and SLPRQ/SLPAK bits. For all modes, an MSCAN wake-up interrupt can occur only if the MSCAN is in sleep mode (SLPRQ = 1 and SLPAK = 1), wake-up functionality is enabled (WUPE = 1), and the wake-up interrupt is enabled (WUPIE = 1). | | MSCAN Mode | | | | | | | |----------|--------------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|--|--|--| | CPU Mode | | Reduced Power Consumption | | | | | | | | Normal | Sleep Power Down | | Disabled<br>(CANE=0) | | | | | RUN | CSWAI = X <sup>1</sup><br>SLPRQ = 0<br>SLPAK = 0 | CSWAI = X<br>SLPRQ = 1<br>SLPAK = 1 | | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | | | | | WAIT | CSWAI = 0<br>SLPRQ = 0<br>SLPAK = 0 | CSWAI = 0<br>SLPRQ = 1<br>SLPAK = 1 | CSWAI = 1<br>SLPRQ = X<br>SLPAK = X | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | | | | | STOP | | | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | | | | Table 10-35. CPU vs. MSCAN Operating Modes ## 10.4.5.1 Operation in Run Mode As shown in Table 10-35, only MSCAN sleep mode is available as low power option when the CPU is in run mode. ## 10.4.5.2 Operation in Wait Mode The WAI instruction puts the MCU in a low power consumption stand-by mode. If the CSWAI bit is set, additional power can be saved in power down mode because the CPU clocks are stopped. After leaving this power down mode, the MSCAN restarts its internal controllers and enters normal mode again. While the CPU is in wait mode, the MSCAN can be operated in normal mode and generate interrupts (registers can be accessed via background debug mode). The MSCAN can also operate in any of the low-power modes depending on the values of the SLPRQ/SLPAK and CSWAI bits as seen in Table 10-35. # 10.4.5.3 Operation in Stop Mode The STOP instruction puts the MCU in a low power consumption stand-by mode. In stop mode, the MSCAN is set in power down mode regardless of the value of the SLPRQ/SLPAK and CSWAI bits Table 10-35. # 10.4.5.4 MSCAN Sleep Mode The CPU can request the MSCAN to enter this low power mode by asserting the SLPRQ bit in the CANCTL0 register. The time when the MSCAN enters sleep mode depends on a fixed synchronization delay and its current activity: 363 <sup>1 &#</sup>x27;X' means don't care. #### Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2) - If there are one or more message buffers scheduled for transmission (TXEx = 0), the MSCAN will continue to transmit until all transmit message buffers are empty (TXEx = 1, transmitted successfully or aborted) and then goes into sleep mode. - If the MSCAN is receiving, it continues to receive and goes into sleep mode as soon as the CAN bus next becomes idle. - If the MSCAN is neither transmitting nor receiving, it immediately goes into sleep mode. Figure 10-44. Sleep Request / Acknowledge Cycle #### NOTE The application software must avoid setting up a transmission (by clearing one or more TXEx flag(s)) and immediately request sleep mode (by setting SLPRQ). Whether the MSCAN starts transmitting or goes into sleep mode directly depends on the exact sequence of operations. If sleep mode is active, the SLPRQ and SLPAK bits are set (Figure 10-44). The application software must use SLPAK as a handshake indication for the request (SLPRQ) to go into sleep mode. When in sleep mode (SLPRQ = 1 and SLPAK = 1), the MSCAN stops its internal clocks. However, clocks that allow register accesses from the CPU side continue to run. If the MSCAN is in bus-off state, it stops counting the 128 occurrences of 11 consecutive recessive bits due to the stopped clocks. The TXCAN pin remains in a recessive state. If RXF = 1, the message can be read and RXF can be cleared. Shifting a new message into the foreground buffer of the receiver FIFO (RxFG) does not take place while in sleep mode. It is possible to access the transmit buffers and to clear the associated TXE flags. No message abort takes place while in sleep mode. If the WUPE bit in CANCLT0 is not asserted, the MSCAN will mask any activity it detects on CAN. The RXCAN pin is therefore held internally in a recessive state. This locks the MSCAN in sleep mode (Figure 10-45). WUPE must be set before entering sleep mode to take effect. MC9S12KT256 Data Sheet, Rev. 1.16 The MSCAN is able to leave sleep mode (wake up) only when: - CAN bus activity occurs and WUPE = 1 or - the CPU clears the SLPRQ bit #### **NOTE** The CPU cannot clear the SLPRQ bit before sleep mode (SLPRQ = 1 and SLPAK = 1) is active. After wake-up, the MSCAN waits for 11 consecutive recessive bits to synchronize to the CAN bus. As a consequence, if the MSCAN is woken-up by a CAN frame, this frame is not received. The receive message buffers (RxFG and RxBG) contain messages if they were received before sleep mode was entered. All pending actions will be executed upon wake-up; copying of RxBG into RxFG, message aborts and message transmissions. If the MSCAN remains in bus-off state after sleep mode was exited, it continues counting the 128 occurrences of 11 consecutive recessive bits. Figure 10-45. Simplified State Transitions for Entering/Leaving Sleep Mode #### 10.4.5.5 MSCAN Initialization Mode In initialization mode, any on-going transmission or reception is immediately aborted and synchronization to the CAN bus is lost, potentially causing CAN protocol violations. To protect the CAN bus system from fatal consequences of violations, the MSCAN immediately drives the TXCAN pin into a recessive state. #### NOTE The user is responsible for ensuring that the MSCAN is not active when initialization mode is entered. The recommended procedure is to bring the MSCAN into sleep mode (SLPRQ = 1 and SLPAK = 1) before setting the INITRQ bit in the CANCTL0 register. Otherwise, the abort of an on-going message can cause an error condition and can impact other CAN bus devices. In initialization mode, the MSCAN is stopped. However, interface registers remain accessible. This mode is used to reset the CANCTL0, CANRFLG, CANRIER, CANTFLG, CANTIER, CANTARQ, CANTAAK, and CANTBSEL registers to their default values. In addition, the MSCAN enables the configuration of the CANBTR0, CANBTR1 bit timing registers; CANIDAC; and the CANIDAR, CANIDMR message filters. See Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)," for a detailed description of the initialization mode. Figure 10-46. Initialization Request/Acknowledge Cycle Due to independent clock domains within the MSCAN, INITRQ must be synchronized to all domains by using a special handshake mechanism. This handshake causes additional synchronization delay (see Section Figure 10-46., "Initialization Request/Acknowledge Cycle"). If there is no message transfer ongoing on the CAN bus, the minimum delay will be two additional bus clocks and three additional CAN clocks. When all parts of the MSCAN are in initialization mode, the INITAK flag is set. The application software must use INITAK as a handshake indication for the request (INITRQ) to go into initialization mode. #### NOTE The CPU cannot clear INITRQ before initialization mode (INITRQ = 1 and INITAK = 1) is active. MC9S12KT256 Data Sheet, Rev. 1.16 #### 10.4.5.6 MSCAN Power Down Mode The MSCAN is in power down mode (Table 10-35) when - CPU is in stop mode or - CPU is in wait mode and the CSWAI bit is set When entering the power down mode, the MSCAN immediately stops all ongoing transmissions and receptions, potentially causing CAN protocol violations. To protect the CAN bus system from fatal consequences of violations to the above rule, the MSCAN immediately drives the TXCAN pin into a recessive state. #### **NOTE** The user is responsible for ensuring that the MSCAN is not active when power down mode is entered. The recommended procedure is to bring the MSCAN into Sleep mode before the STOP or WAI instruction (if CSWAI is set) is executed. Otherwise, the abort of an ongoing message can cause an error condition and impact other CAN bus devices. In power down mode, all clocks are stopped and no registers can be accessed. If the MSCAN was not in sleep mode before power down mode became active, the module performs an internal recovery cycle after powering up. This causes some fixed delay before the module enters normal mode again. ## 10.4.5.7 Programmable Wake-Up Function The MSCAN can be programmed to wake up the MSCAN as soon as CAN bus activity is detected (see control bit WUPE in Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)"). The sensitivity to existing CAN bus action can be modified by applying a low-pass filter function to the RXCAN input line while in sleep mode (see control bit WUPM in Section 10.3.2.2, "MSCAN Control Register 1 (CANCTL1)"). This feature can be used to protect the MSCAN from wake-up due to short glitches on the CAN bus lines. Such glitches can result from—for example—electromagnetic interference within noisy environments. #### 10.4.6 Reset Initialization The reset state of each individual bit is listed in Section 10.3.2, "Register Descriptions," which details all the registers and their bit-fields. # 10.4.7 Interrupts This section describes all interrupts originated by the MSCAN. It documents the enable bits and generated flags. Each interrupt is listed and described separately. ## 10.4.7.1 Description of Interrupt Operation The MSCAN supports four interrupt vectors (see Table 10-36), any of which can be individually masked (for details see sections from Section 10.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)," to Section 10.3.2.8, "MSCAN Transmitter Interrupt Enable Register (CANTIER)"). #### NOTE The dedicated interrupt vector addresses are defined in the Resets and Interrupts chapter. Interrupt Source CCR Mask Local Enable Wake-Up Interrupt (WUPIF) I bit CANRIER (WUPIE) Error Interrupts Interrupt (CSCIF, OVRIF) I bit CANRIER (CSCIE, OVRIE) Receive Interrupt (RXF) I bit CANRIER (RXFIE) Transmit Interrupts (TXE[2:0]) I bit CANTIER (TXEIE[2:0]) Table 10-36. Interrupt Vectors ## 10.4.7.2 Transmit Interrupt At least one of the three transmit buffers is empty (not scheduled) and can be loaded to schedule a message for transmission. The TXEx flag of the empty message buffer is set. ## 10.4.7.3 Receive Interrupt A message is successfully received and shifted into the foreground buffer (RxFG) of the receiver FIFO. This interrupt is generated immediately after receiving the EOF symbol. The RXF flag is set. If there are multiple messages in the receiver FIFO, the RXF flag is set as soon as the next message is shifted to the foreground buffer. # 10.4.7.4 Wake-Up Interrupt A wake-up interrupt is generated if activity on the CAN bus occurs during MSCN internal sleep mode. WUPE (see Section 10.3.2.1, "MSCAN Control Register 0 (CANCTL0)") must be enabled. # 10.4.7.5 Error Interrupt An error interrupt is generated if an overrun of the receiver FIFO, error, warning, or bus-off condition occurrs. Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG) indicates one of the following conditions: - **Overrun** An overrun condition of the receiver FIFO as described in Section 10.4.2.3, "Receive Structures," occurred. - CAN Status Change The actual value of the transmit and receive error counters control the CAN bus state of the MSCAN. As soon as the error counters skip into a critical range (Tx/Rx-warning, Tx/Rx-error, bus-off) the MSCAN flags an error condition. The status change, which caused the error condition, is indicated by the TSTAT and RSTAT flags (see Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)" and Section 10.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)"). ## 10.4.7.6 Interrupt Acknowledge Interrupts are directly associated with one or more status flags in either the Section 10.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)" or the Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)." Interrupts are pending as long as one of the corresponding flags is set. The flags in CANRFLG and CANTFLG must be reset within the interrupt handler to handshake the interrupt. The flags are reset by writing a 1 to the corresponding bit position. A flag cannot be cleared if the respective condition prevails. #### **NOTE** It must be guaranteed that the CPU clears only the bit causing the current interrupt. For this reason, bit manipulation instructions (BSET) must not be used to clear interrupt flags. These instructions may cause accidental clearing of interrupt flags which are set after entering the current interrupt service routine. ## 10.4.7.7 Recovery from Stop or Wait The MSCAN can recover from stop or wait via the wake-up interrupt. This interrupt can only occur if the MSCAN was in sleep mode (SLPRQ = 1 and SLPAK = 1) before entering power down mode, the wake-up option is enabled (WUPE = 1), and the wake-up interrupt is enabled (WUPE = 1). # 10.5 Initialization/Application Information #### 10.5.1 MSCAN initialization The procedure to initially start up the MSCAN module out of reset is as follows: - Assert CANE - 2. Write to the configuration registers in initialization mode - 3. Clear INITRQ to leave initialization mode and enter normal mode If the configuration of registers which are writable in initialization mode needs to be changed only when the MSCAN module is in normal mode: - 1. Bring the module into sleep mode by setting SLPRQ and awaiting SLPAK to assert after the CAN bus becomes idle. - 2. Enter initialization mode: assert INITRQ and await INITAK - 3. Write to the configuration registers in initialization mode - 4. Clear INITRQ to leave initialization mode and continue in normal mode # Chapter 11 Serial Communications Interface (S12SCIV2) Block Description Revision History | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|--------------------------------------------------------------------------------------------| | 02.06 | 11/15/2002 | | | Update Table 4-3 to use more general module clock frequency 25 MHz instead of 10.2 MHz | | 02.07 | 07/05/2003 | | | Updated according to SRS3.0 | | 02.08 | 04/16/2004 | | | Update OR flag and PF falg description; Correct baud rate tolerance in 4.5.5.1 and 4.5.5.2 | | 02.09 | 02/21/2006 | | | Fix fig1-8, SCIDRL reset value from 0x40 to 0x0 | ## 11.1 Introduction This block guide provide an overview of serial communication interface (SCI) module. The SCI allows asynchronous serial communications with peripheral devices and other CPUs. # 11.1.1 Glossary IRQ — Interrupt Request LSB — Least Significant Bit MSB — Most Significant Bit NRZ — Non-Return-to-Zero RZI — Return-to-Zero-Inverted RXD — Receive Pin SCI — Serial Communication Interface TXD — Transmit Pin #### 11.1.2 Features The SCI includes these distinctive features: - Full-duplex operation - Standard mark/space non-return-to-zero (NRZ) format - 13-bit baud rate selection - Programmable 8-bit or 9-bit data format - Separately enabled transmitter and receiver - Programmable transmitter output parity - Two receiver wake up methods: - Idle line wake-up - Address mark wake-up - Interrupt-driven operation with eight flags: - Transmitter empty - Transmission complete - Receiver full - Idle receiver input - Receiver overrun - Noise error - Framing error - Parity error - Receiver framing error detection - Hardware parity checking - 1/16 bit-time noise detection # 11.1.3 Modes of Operation The SCI operation is the same independent of device resource mapping and bus interface mode. Different power modes are available to facilitate power saving. #### 11.1.3.1 Run Mode Normal mode of operation. #### 11.1.3.2 Wait Mode SCI operation in wait mode depends on the state of the SCISWAI bit in the SCI control register 1 (SCICR1). • If SCISWAI is clear, the SCI operates normally when the CPU is in wait mode. - If SCISWAI is set, SCI clock generation ceases and the SCI module enters a power-conservation state when the CPU is in wait mode. Setting SCISWAI does not affect the state of the receiver enable bit, RE, or the transmitter enable bit, TE. - If SCISWAI is set, any transmission or reception in progress stops at wait mode entry. The transmission or reception resumes when either an internal or external interrupt brings the CPU out of wait mode. Exiting wait mode by reset aborts any transmission or reception in progress and resets the SCI. # 11.1.3.3 Stop Mode The SCI is inactive during stop mode for reduced power consumption. The STOP instruction does not affect the SCI register states, but the SCI module clock will be disabled. The SCI operation resumes from where it left off after an external interrupt brings the CPU out of stop mode. Exiting stop mode by reset aborts any transmission or reception in progress and resets the SCI. # 11.1.4 Block Diagram Figure 11-1 is a high level block diagram of the SCI module, showing the interaction of various functional blocks. Figure 11-1. SCI Block Diagram MC9S12KT256 Data Sheet, Rev. 1.16 # 11.2 External Signal Description The SCI module has a total of two external pins: ## 11.2.1 TXD-SCI Transmit Pin This pin serves as transmit data output of SCI. # 11.2.2 RXD-SCI Receive Pin This pin serves as receive data input of the SCI. # 11.3 Memory Map and Registers This section provides a detailed description of all memory and registers. # 11.3.1 Module Memory Map The memory map for the SCI module is given below in Figure 11-2. The Address listed for each register is the address offset. The total address for each register is the sum of the base address for the SCI module and the address offset for each register. | Address | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|----------|----------|-------|------------|-------------|---------|-------|---------|-------|-------| | 0x0000 | SCIBDH | R | 0 | 0 | 0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | 0,0000 | 0012211 | W | | | | ODITIZ | OBITT | OBITIO | OBITO | OBINO | | 0x0001 | SCIBDL | R<br>W | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | 0x0002 | SCICR1 | R<br>W | LOOPS | SCISWAI | RSRC | M | WAKE | ILT | PE | PT | | | | R | | | | | | | | | | 0x0003 | SCICR2 | W | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | 0x0004 | SCISR1 | R | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | 00004 | SCISKI | W | | | | | | | | | | 0x0005 | SCISR2 | SCISB2 R | 0 | 0 | 0 | 0 | 0 | BRK13 | TXDIR | RAF | | 0x0000 | OCIONZ | W | | | | | | DIXIXIO | TADIK | | | 0x0006 | SCIDRH | R | R8 | T8 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0000 | GOIDINIT | W | | 10 | | | | | | | | 0x0007 | SCIDRL | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | COIDILE | W | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | [ | | = Unimplen | nented or R | eserved | | | | | Figure 11-2. SCI Register Summary # 11.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Writes to a reserved register location do not have any effect and reads of these locations return a zero. Details of register bit and field function follow the register diagrams, in bit order. # 11.3.2.1 SCI Baud Rate Registers (SCIBDH and SCHBDL) 0 = Unimplemented or Reserved Module Base + 0x\_0000 3 2 1 0 0 R 0 SBR12 SBR11 SBR10 SBR9 SBR8 W 0 0 0 0 0 0 0 0 Reset Module Base + 0x\_0001 7 6 5 4 3 2 1 0 R SBR7 SBR6 SBR5 SBR4 SBR3 SBR2 SBR1 SBR0 W Figure 11-3. SCI Baud Rate Registers (SCIBDH and SCIBDL) 0 0 1 0 0 The SCI Baud Rate Register is used by the counter to determine the baud rate of the SCI. The formula for calculating the baud rate is: SCI baud rate = SCI module clock / $(16 \times BR)$ 0 #### where: Reset BR is the content of the SCI baud rate registers, bits SBR12 through SBR0. The baud rate registers can contain a value from 1 to 8191. Read: Anytime. If only SCIBDH is written to, a read will not return the correct data until SCIBDL is written to as well, following a write to SCIBDH. Write: Anytime 0 Table 11-1. SCIBDH AND SCIBDL Field Descriptions | Field | Description | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 4–0 | SCI Baud Rate Bits — The baud rate for the SCI is determined by these 13 bits. | | 7–0 | <b>Note:</b> The baud rate generator is disabled until the TE bit or the RE bit is set for the first time after reset. The | | SBR[12:0] | baud rate generator is disabled when BR = 0. | | | Writing to SCIBDH has no effect without writing to SCIBDL, since writing to SCIBDH puts the data in a temporary location until SCIBDL is written to. | # 11.3.2.2 SCI Control Register 1 (SCICR1) Module Base + 0x\_0002 Figure 11-4. SCI Control Register 1 (SCICR1) Read: Anytime Write: Anytime Table 11-2. SCICR1 Field Descriptions | Field | Description | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>LOOPS | Loop Select Bit — LOOPS enables loop operation. In loop operation, the RXD pin is disconnected from the SCI and the transmitter output is internally connected to the receiver input. Both the transmitter and the receiver must be enabled to use the loop function. See Table 11-3. 0 Normal operation enabled 1 Loop operation enabled Note: The receiver input is determined by the RSRC bit. | | 6<br>SCISWAI | SCI Stop in Wait Mode Bit — SCISWAI disables the SCI in wait mode. 0 SCI enabled in wait mode 1 SCI disabled in wait mode | | 5<br>RSRC | Receiver Source Bit — When LOOPS = 1, the RSRC bit determines the source for the receiver shift register input. 0 Receiver input internally connected to transmitter output 1 Receiver input connected externally to transmitter | | 4<br>M | Data Format Mode Bit — MODE determines whether data characters are eight or nine bits long. One start bit, eight data bits, one stop bit One start bit, nine data bits, one stop bit | | 3<br>WAKE | Wakeup Condition Bit — WAKE determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received data character or an idle condition on the RXD. O Idle line wakeup 1 Address mark wakeup | | 2<br>ILT | Idle Line Type Bit — ILT determines when the receiver starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. O Idle character bit count begins after start bit I Idle character bit count begins after stop bit | | 1<br>PE | Parity Enable Bit — PE enables the parity function. When enabled, the parity function inserts a parity bit in the most significant bit position. O Parity function disabled Parity function enabled | | 0<br>PT | Parity Type Bit — PT determines whether the SCI generates and checks for even parity or odd parity. With even parity, an even number of 1s clears the parity bit and an odd number of 1s sets the parity bit. With odd parity, an odd number of 1s clears the parity bit and an even number of 1s sets the parity bit. 0 Even parity 1 Odd parity | **Table 11-3. Loop Functions** | LOOPS | RSRC | Function | | | |-------|------|-----------------------------------------------------------|--|--| | 0 | х | Normal operation | | | | 1 | 0 | Loop mode with Rx input internally connected to Tx output | | | | 1 | 1 | Single-wire mode with Rx input connected to TXD | | | # 11.3.2.3 SCI Control Register 2 (SCICR2) Module Base + 0x\_0003 Figure 11-5. SCI Control Register 2 (SCICR2) Read: Anytime Write: Anytime Table 11-4. SCICR2 Field Descriptions | Field | Description | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TIE | Transmitter Interrupt Enable Bit — TIE enables the transmit data register empty flag, TDRE, to generate interrupt requests. O TDRE interrupt requests disabled 1 TDRE interrupt requests enabled | | 6<br>TCIE | Transmission Complete Interrupt Enable Bit — TCIE enables the transmission complete flag, TC, to generate interrupt requests. O TC interrupt requests disabled 1 TC interrupt requests enabled | | 5<br>RIE | Receiver Full Interrupt Enable Bit — RIE enables the receive data register full flag, RDRF, or the overrun flag, OR, to generate interrupt requests. O RDRF and OR interrupt requests disabled 1 RDRF and OR interrupt requests enabled | | 4<br>ILIE | Idle Line Interrupt Enable Bit — ILIE enables the idle line flag, IDLE, to generate interrupt requests. 0 IDLE interrupt requests disabled 1 IDLE interrupt requests enabled | | 3<br>TE | Transmitter Enable Bit — TE enables the SCI transmitter and configures the TXD pin as being controlled by the SCI. The TE bit can be used to queue an idle preamble. 0 Transmitter disabled 1 Transmitter enabled | | 2<br>RE | Receiver Enable Bit — RE enables the SCI receiver. O Receiver disabled 1 Receiver enabled | Table 11-4. SCICR2 Field Descriptions (continued) | Field | Description | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>RWU | Receiver Wakeup Bit — Standby state 0 Normal operation. 1 RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU. | | 0<br>SBK | Send Break Bit — Toggling SBK sends one break character (10 or 11 logic 0s, respectively 13 or 14 logics 0s if BRK13 is set). Toggling implies clearing the SBK bit before the break character has finished transmitting. As long as SBK is set, the transmitter continues to send complete break characters (10 or 11 bits, respectively 13 or 14 bits). O No break characters 1 Transmit break characters | ## 11.3.2.4 SCI Status Register 1 (SCISR1) The SCISR1 and SCISR2 registers provides inputs to the MCU for generation of SCI interrupts. Also, these registers can be polled by the MCU to check the status of these bits. The flag-clearing procedures require that the status register be read followed by a read or write to the SCI Data Register. It is permissible to execute other instructions between the two steps as long as it does not compromise the handling of I/O, but the order of operations is important for flag clearing. Module Base + 0x\_0004 Figure 11-6. SCI Status Register 1 (SCISR1) Read: Anytime Write: Has no meaning or effect Table 11-5. SCISR1 Field Descriptions | Field | Description | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TDRE | Transmit Data Register Empty Flag — TDRE is set when the transmit shift register receives a byte from the SCI data register. When TDRE is 1, the transmit data register (SCIDRH/L) is empty and can receive a new value to transmit.Clear TDRE by reading SCI status register 1 (SCISR1), with TDRE set and then writing to SCI data register low (SCIDRL). 0 No byte transferred to transmit shift register 1 Byte transferred to transmit shift register; transmit data register empty | | 6<br>TC | Transmit Complete Flag — TC is set low when there is a transmission in progress or when a preamble or break character is loaded. TC is set high when the TDRE flag is set and no data, preamble, or break character is being transmitted. When TC is set, the TXD out signal becomes idle (logic 1). Clear TC by reading SCI status register 1 (SCISR1) with TC set and then writing to SCI data register low (SCIDRL). TC is cleared automatically when data, preamble, or break is queued and ready to be sent. TC is cleared in the event of a simultaneous set and clear of the TC flag (transmission not complete). O Transmission in progress 1 No transmission in progress | #### Chapter 11 Serial Communications Interface (S12SCIV2) Block Description ## Table 11-5. SCISR1 Field Descriptions (continued) | Field | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>RDRF | Receive Data Register Full Flag — RDRF is set when the data in the receive shift register transfers to the SCI data register. Clear RDRF by reading SCI status register 1 (SCISR1) with RDRF set and then reading SCI data register low (SCIDRL). 0 Data not available in SCI data register 1 Received data available in SCI data register | | 4<br>IDLE | Idle Line Flag — IDLE is set when 10 consecutive logic 1s (if M=0) or 11 consecutive logic 1s (if M=1) appear on the receiver input. Once the IDLE flag is cleared, a valid frame must again set the RDRF flag before an idle condition can set the IDLE flag.Clear IDLE by reading SCI status register 1 (SCISR1) with IDLE set and then reading SCI data register low (SCIDRL). 0 Receiver input is either active now or has never become active since the IDLE flag was last cleared 1 Receiver input has become idle Note: When the receiver wakeup bit (RWU) is set, an idle line condition does not set the IDLE flag. | | 3<br>OR | Overrun Flag — OR is set when software fails to read the SCI data register before the receive shift register receives the next frame. The OR bit is set immediately after the stop bit has been completely received for the second frame. The data in the shift register is lost, but the data already in the SCI data registers is not affected. Clear OR by reading SCI status register 1 (SCISR1) with OR set and then reading SCI data register low (SCIDRL). O No overrun Note: OR flag may read back as set when RDRF flag is clear. This may happen if the following sequence of events occurs: 1. After the first frame is received, read status register SCISR1 (returns RDRF set and OR flag clear); 2. Receive second frame without reading the first frame in the data register (the second frame is not received and OR flag is set); 3. Read data register SCIDRL (returns first frame and clears RDRF flag in the status register); 4. Read status register SCISR1 (returns RDRF clear and OR set). Event 3 may be at exactly the same time as event 2 or any time after. When this happens, a dummy SCIDRL read following event 4 will be required to clear the OR flag if further frames are to be received. | | 2<br>NF | Noise Flag — NF is set when the SCI detects noise on the receiver input. NF bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. Clear NF by reading SCI status register 1(SCISR1), and then reading SCI data register low (SCIDRL). 0 No noise 1 Noise | | 1<br>FE | Framing Error Flag — FE is set when a logic 0 is accepted as the stop bit. FE bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. FE inhibits further data reception until it is cleared. Clear FE by reading SCI status register 1 (SCISR1) with FE set and then reading the SCI data register low (SCIDRL). 0 No framing error 1 Framing error | | 0<br>PF | Parity Error Flag — PF is set when the parity enable bit (PE) is set and the parity of the received data does not match the parity type bit (PT). PF bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. Clear PF by reading SCI status register 1 (SCISR1), and then reading SCI data register low (SCIDRL). 0 No parity error 1 Parity error | ## 11.3.2.5 SCI Status Register 2 (SCISR2) Module Base + 0x\_0005 Figure 11-7. SCI Status Register 2 (SCISR2) Read: Anytime Write: Anytime; writing accesses SCI status register 2; writing to any bits except TXDIR and BRK13 (SCISR2[1] & [2]) has no effect Table 11-6. SCISR2 Field Descriptions | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>BK13 | Break Transmit Character Length — This bit determines whether the transmit break character is 10 or 11 bit respectively 13 or 14 bits long. The detection of a framing error is not affected by this bit. 0 Break Character is 10 or 11 bit long 1 Break character is 13 or 14 bit long | | 1<br>TXDIR | Transmitter Pin Data Direction in Single-Wire Mode. — This bit determines whether the TXD pin is going to be used as an input or output, in the Single-Wire mode of operation. This bit is only relevant in the Single-Wire mode of operation. O TXD pin to be used as an input in Single-Wire mode 1 TXD pin to be used as an output in Single-Wire mode | | 0<br>RAF | Receiver Active Flag — RAF is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RAF is cleared when the receiver detects an idle character. 0 No reception in progress 1 Reception in progress | ## 11.3.2.6 SCI Data Registers (SCIDRH and SCIDRL) Module Base + 0x\_0006 | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|---|---|---|---|---|---| | R | R8 | То | 0 | 0 | 0 | 0 | 0 | 0 | | w | | Т8 | | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Module Base + 0x\_0007 Figure 11-8. SCI Data Registers (SCIDRH and SCIDRL) Read: Anytime; reading accesses SCI receive data register Write: Anytime; writing accesses SCI transmit data register; writing to R8 has no effect Table 11-7. SCIDRH AND SCIDRL Field Descriptions | Field | Description | |---------------|------------------------------------------------------------------------------------------------------------------------| | 7<br>R8 | Received Bit 8 — R8 is the ninth data bit received when the SCI is configured for 9-bit data format (M = 1). | | 6<br>T8 | <b>Transmit Bit 8</b> — T8 is the ninth data bit transmitted when the SCI is configured for 9-bit data format (M = 1). | | 7–0<br>R[7:0] | Received Bits — Received bits seven through zero for 9-bit or 8-bit data formats | | T[7:0] | Transmit Bits — Transmit bits seven through zero for 9-bit or 8-bit formats | #### **NOTE** If the value of T8 is the same as in the previous transmission, T8 does not have to be rewritten. The same value is transmitted until T8 is rewritten In 8-bit data format, only SCI data register low (SCIDRL) needs to be accessed. When transmitting in 9-bit data format and using 8-bit write instructions, write first to SCI data register high (SCIDRH), then SCIDRL. #### **Functional Description** 11.4 This section provides a complete functional description of the SCI block, detailing the operation of the design from the end user perspective in a number of subsections. Figure 11-9 shows the structure of the SCI module. The SCI allows full duplex, asynchronous, NRZ serial communication between the CPU and remote devices, including other CPUs. The SCI transmitter and receiver operate independently, although they use the same baud rate generator. The CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. Figure 11-9. SCI Block Diagram MC9S12KT256 Data Sheet, Rev. 1.16 Freescale Semiconductor 383 ## 11.4.1 Data Format The SCI uses the standard NRZ mark/space data format illustrated in Figure 11-10 below. Figure 11-10. SCI Data Formats Each data character is contained in a frame that includes a start bit, eight or nine data bits, and a stop bit. Clearing the M bit in SCI control register 1 configures the SCI for 8-bit data characters. A frame with eight data bits has a total of 10 bits. Setting the M bit configures the SCI for nine-bit data characters. A frame with nine data bits has a total of 11 bits Start Data **Address Parity** Stop Bit **Bits Bits Bits** Bit 1 8 0 0 1 7 1 0 1 1<sup>1</sup> 1 7 0 1 Table 11-8. Example of 8-Bit Data Formats When the SCI is configured for 9-bit data characters, the ninth data bit is the T8 bit in SCI data register high (SCIDRH). It remains unchanged after transmission and can be used repeatedly without rewriting it. A frame with nine data bits has a total of 11 bits. Table 11-9. Example of 9-Bit Data Formats | Start<br>Bit | Data<br>Bits | Address<br>Bits | Parity<br>Bits | Stop<br>Bit | |--------------|--------------|-----------------|----------------|-------------| | 1 | 9 | 0 | 0 | 1 | | 1 | 8 | 0 | 1 | 1 | | 1 | 8 | 1 <sup>1</sup> | 0 | 1 | The address bit identifies the frame as an address character. See Section 11.4.4.6, "Receiver Wakeup". The address bit identifies the frame as an address character. See Section 11.4.4.6, "Receiver Wakeup". ## 11.4.2 Baud Rate Generation A 13-bit modulus counter in the baud rate generator derives the baud rate for both the receiver and the transmitter. The value from 0 to 8191 written to the SBR12–SBR0 bits determines the module clock divisor. The SBR bits are in the SCI baud rate registers (SCIBDH and SCIBDL). The baud rate clock is synchronized with the bus clock and drives the receiver. The baud rate clock divided by 16 drives the transmitter. The receiver has an acquisition rate of 16 samples per bit time. Baud rate generation is subject to one source of error: Integer division of the module clock may not give the exact target frequency. Table 11-10 lists some examples of achieving target baud rates with a module clock frequency of 25 MHz SCI baud rate = SCI module clock / (16 \* SCIBR[12:0]) Table 11-10. Baud Rates (Example: Module Clock = 25 MHz) | Bits<br>SBR[12-0] | Receiver<br>Clock (Hz) | Transmitter<br>Clock (Hz) | Target Baud<br>Rate | Error<br>(%) | |-------------------|------------------------|---------------------------|---------------------|--------------| | 41 | 609,756.1 | 38,109.8 | 38,400 | .76 | | 81 | 308,642.0 | 19,290.1 | 19,200 | .47 | | 163 | 153,374.2 | 9585.9 | 9600 | .16 | | 326 | 76,687.1 | 4792.9 | 4800 | .15 | | 651 | 38,402.5 | 2400.2 | 2400 | .01 | | 1302 | 19,201.2 | 1200.1 | 1200 | .01 | | 2604 | 9600.6 | 600.0 | 600 | .00 | | 5208 | 4800.0 | 300.0 | 300 | .00 | ## 11.4.3 Transmitter Figure 11-11. Transmitter Block Diagram ## 11.4.3.1 Transmitter Character Length The SCI transmitter can accommodate either 8-bit or 9-bit data characters. The state of the M bit in SCI control register 1 (SCICR1) determines the length of data characters. When transmitting 9-bit data, bit T8 in SCI data register high (SCIDRH) is the ninth bit (bit 8). ## 11.4.3.2 Character Transmission To transmit data, the MCU writes the data bits to the SCI data registers (SCIDRH/SCIDRL), which in turn are transferred to the transmitter shift register. The transmit shift register then shifts a frame out through the **Tx output** signal, after it has prefaced them with a start bit and appended them with a stop bit. The SCI data registers (SCIDRH and SCIDRL) are the write-only buffers between the internal data bus and the transmit shift register. The SCI also sets a flag, the transmit data register empty flag (TDRE), every time it transfers data from the buffer (SCIDRH/L) to the transmitter shift register. The transmit driver routine may respond to this flag by writing another byte to the Transmitter buffer (SCIDRH/SCIDRL), while the shift register is still shifting out the first byte. To initiate an SCI transmission: - 1. Configure the SCI: - a) Select a baud rate. Write this value to the SCI baud registers (SCIBDH/L) to begin the baud rate generator. Remember that the baud rate generator is disabled when the baud rate is zero. Writing to the SCIBDH has no effect without also writing to SCIBDL. - b) Write to SCICR1 to configure word length, parity, and other configuration bits (LOOPS,RSRC,M,WAKE,ILT,PE,PT). - c) Enable the transmitter, interrupts, receive, and wake up as required, by writing to the SCICR2 register bits (TIE,TCIE,RIE,ILIE,TE,RE,RWU,SBK). A preamble or idle character will now be shifted out of the transmitter shift register. - 2. Transmit Procedure for Each Byte: - a. Poll the TDRE flag by reading the SCISR1 or responding to the TDRE interrupt. Keep in mind that the TDRE bit resets to one. - d) If the TDRE flag is set, write the data to be transmitted to SCIDRH/L, where the ninth bit is written to the T8 bit in SCIDRH if the SCI is in 9-bit data format. A new transmission will not result until the TDRE flag has been cleared. - 3. Repeat step 2 for each subsequent transmission. #### NOTE The TDRE flag is set when the shift register is loaded with the next data to be transmitted from SCIDRH/L, which happens, generally speaking, a little over half-way through the stop bit of the previous frame. Specifically, this transfer occurs 9/16ths of a bit time AFTER the start of the stop bit of the previous frame. Writing the TE bit from 0 to a 1 automatically loads the transmit shift register with a preamble of 10 logic 1s (if M=0) or 11 logic 1s (if M=1). After the preamble shifts out, control logic transfers the data from the SCI data register into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position. Hardware supports odd or even parity. When parity is enabled, the most significant bit (msb) of the data character is the parity bit. The transmit data register empty flag, TDRE, in SCI status register 1 (SCISR1) becomes set when the SCI data register transfers a byte to the transmit shift register. The TDRE flag indicates that the SCI data register can accept new data from the internal data bus. If the transmit interrupt enable bit, TIE, in SCI control register 2 (SCICR2) is also set, the TDRE flag generates a transmitter interrupt request. When the transmit shift register is not transmitting a frame, the **Tx output** signal goes to the idle condition, logic 1. If at any time software clears the TE bit in SCI control register 2 (SCICR2), the transmitter enable signal goes low and the transmit signal goes idle. #### Chapter 11 Serial Communications Interface (S12SCIV2) Block Description If software clears TE while a transmission is in progress (TC = 0), the frame in the transmit shift register continues to shift out. To avoid accidentally cutting off the last frame in a message, always wait for TDRE to go high after the last frame before clearing TE. To separate messages with preambles with minimum idle line time, use this sequence between messages: - 1. Write the last byte of the first message to SCIDRH/L. - 2. Wait for the TDRE flag to go high, indicating the transfer of the last frame to the transmit shift register. - 3. Queue a preamble by clearing and then setting the TE bit. - 4. Write the first byte of the second message to SCIDRH/L. #### 11.4.3.3 Break Characters Writing a logic 1 to the send break bit, SBK, in SCI control register 2 (SCICR2) loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCI control register 1 (SCICR1). As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next frame. The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has these effects on SCI registers: - Sets the framing error flag, FE - Sets the receive data register full flag, RDRF - Clears the SCI data registers (SCIDRH/L) - May set the overrun flag, OR, noise flag, NF, parity error flag, PE, or the receiver active flag, RAF (see Section 11.3.2.4, "SCI Status Register 1 (SCISR1)" and Section 11.3.2.5, "SCI Status Register 2 (SCISR2)" ## 11.4.3.4 Idle Characters An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCI control register 1 (SCICR1). The preamble is a synchronizing idle character that begins the first transmission initiated after writing the TE bit from 0 to 1. If the TE bit is cleared during a transmission, the **Tx output** signal becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the frame currently being transmitted. #### **NOTE** When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current frame shifts out through the **Tx output** signal. Setting TE after the stop bit appears on **Tx output signal** causes data previously written to the SCI data register to be lost. Toggle the TE bit for a queued idle character while the TDRE flag is set and immediately before writing the next byte to the SCI data register. #### **NOTE** If the TE bit is clear and the transmission is complete, the SCI is not the master of the TXD pin ## 11.4.4 Receiver Figure 11-12. SCI Receiver Block Diagram ## 11.4.4.1 Receiver Character Length The SCI receiver can accommodate either 8-bit or 9-bit data characters. The state of the M bit in SCI control register 1 (SCICR1) determines the length of data characters. When receiving 9-bit data, bit R8 in SCI data register high (SCIDRH) is the ninth bit (bit 8). Freescale Semiconductor 389 ## 11.4.4.2 Character Reception During an SCI reception, the receive shift register shifts a frame in from the **Rx input** signal. The SCI data register is the read-only buffer between the internal data bus and the receive shift register. After a complete frame shifts into the receive shift register, the data portion of the frame transfers to the SCI data register. The receive data register full flag, RDRF, in SCI status register 1 (SCISR1) becomes set, indicating that the received byte can be read. If the receive interrupt enable bit, RIE, in SCI control register 2 (SCICR2) is also set, the RDRF flag generates an RDRF interrupt request. ## 11.4.4.3 Data Sampling The receiver samples the **Rx input** signal at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock (see Figure 11-13) is re-synchronized: - After every start bit - After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0) To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16. Figure 11-13. Receiver Data Sampling To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. Table 11-11 summarizes the results of the start bit verification samples. | RT3, RT5, and RT7 Samples | Start Bit Verification | Noise Flag | |---------------------------|------------------------|------------| | 000 | Yes | 0 | | 001 | Yes | 1 | | 010 | Yes | 1 | | 011 | No | 0 | **Table 11-11. Start Bit Verification** MC9S12KT256 Data Sheet, Rev. 1.16 Table 11-11. Start Bit Verification | RT3, RT5, and RT7 Samples | Start Bit Verification | Noise Flag | |---------------------------|------------------------|------------| | 100 | Yes | 1 | | 101 | No | 0 | | 110 | No | 0 | | 111 | No | 0 | If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins. To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 11-12 summarizes the results of the data bit samples. Table 11-12. Data Bit Recovery | RT8, RT9, and RT10 Samples | Data Bit Determination | Noise Flag | |----------------------------|------------------------|------------| | 000 | 0 | 0 | | 001 | 0 | 1 | | 010 | 0 | 1 | | 011 | 1 | 1 | | 100 | 0 | 1 | | 101 | 1 | 1 | | 110 | 1 | 1 | | 111 | 1 | 0 | #### **NOTE** The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit (logic 0). To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 11-13 summarizes the results of the stop bit samples. Table 11-13. Stop Bit Recovery | RT8, RT9, and RT10 Samples | Framing Error Flag | Noise Flag | |----------------------------|--------------------|------------| | 000 | 1 | 0 | | 001 | 1 | 1 | | 010 | 1 | 1 | | 011 | 0 | 1 | | 100 | 1 | 1 | | 101 | 0 | 1 | | 110 | 0 | 1 | | 111 | 0 | 0 | MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 11 Serial Communications Interface (S12SCIV2) Block Description In Figure 11-14 the verification samples RT3 and RT5 determine that the first low detected was noise and not the beginning of a start bit. The RT clock is reset and the start bit search begins again. The noise flag is not set because the noise occurred before the start bit was found. Figure 11-14. Start Bit Search Example 1 In Figure 11-15, verification sample at RT3 is high. The RT3 sample sets the noise flag. Although the perceived bit time is misaligned, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful. Figure 11-15. Start Bit Search Example 2 In Figure 11-16, a large burst of noise is perceived as the beginning of a start bit, although the test sample at RT5 is high. The RT5 sample sets the noise flag. Although this is a worst-case misalignment of perceived bit time, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful. Figure 11-16. Start Bit Search Example 3 Figure 11-17 shows the effect of noise early in the start bit time. Although this noise does not affect proper synchronization with the start bit time, it does set the noise flag. Figure 11-17. Start Bit Search Example 4 MC9S12KT256 Data Sheet, Rev. 1.16 Freescale Semiconductor 393 Figure 11-18 shows a burst of noise near the beginning of the start bit that resets the RT clock. The sample after the reset is low but is not preceded by three high samples that would qualify as a falling edge. Depending on the timing of the start bit search and on the data, the frame may be missed entirely or it may set the framing error flag. Figure 11-18. Start Bit Search Example 5 In Figure 11-19, a noise burst makes the majority of data samples RT8, RT9, and RT10 high. This sets the noise flag but does not reset the RT clock. In start bits only, the RT8, RT9, and RT10 data samples are ignored. Figure 11-19. Start Bit Search Example 6 MC9S12KT256 Data Sheet, Rev. 1.16 394 Freescale Semiconductor ## 11.4.4.4 Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming frame, it sets the framing error flag, FE, in SCI status register 1 (SCISR1). A break character also sets the FE flag because a break character has no stop bit. The FE flag is set at the same time that the RDRF flag is set. #### 11.4.4.5 Baud Rate Tolerance A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples (RT8, RT9, and RT10) to fall outside the actual stop bit. A noise error will occur if the RT8, RT9, and RT10 samples are not all the same logical values. A framing error will occur if the receiver clock is misaligned in such a way that the majority of the RT8, RT9, and RT10 stop bit samples are a logic zero. As the receiver samples an incoming frame, it re-synchronizes the RT clock on any valid falling edge within the frame. Re synchronization within frames will correct a misalignment between transmitter bit times and receiver bit times. #### 11.4.4.5.1 Slow Data Tolerance Figure 11-20 shows how much a slow received frame can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10. Figure 11-20. Slow Data Let's take RTr as receiver RT clock and RTt as transmitter RT clock. For an 8-bit data character, it takes the receiver 9 bit times x 16 RTr cycles +7 RTr cycles =151 RTr cycles to start data sampling of the stop bit. With the misaligned character shown in Figure 11-20, the receiver counts 151 RTr cycles at the point when the count of the transmitting device is 9 bit times x 16 RTt cycles = 144 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit data character with no errors is: $$((151 - 144) / 151) \times 100 = 4.63\%$$ For a 9-bit data character, it takes the receiver 10 bit times x 16 RTr cycles + 7 RTr cycles = 167 RTr cycles to start data sampling of the stop bit. #### Chapter 11 Serial Communications Interface (S12SCIV2) Block Description With the misaligned character shown in Figure 11-20, the receiver counts 167 RTr cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RTt cycles = 160 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is: $$((167 - 160) / 167) \times 100 = 4.19\%$$ #### 11.4.4.5.2 Fast Data Tolerance Figure 11-21 shows how much a fast received frame can be misaligned. The fast stop bit ends at RT10 instead of RT16 but is still sampled at RT8, RT9, and RT10. Figure 11-21. Fast Data For an 8-bit data character, it takes the receiver 9 bit times x 16 RTr cycles + 10 RTr cycles = 154 RTr cycles to finish data sampling of the stop bit. With the misaligned character shown in Figure 11-21, the receiver counts 154 RTr cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RTt cycles = 160 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is: $$((160 - 154) / 160) \times 100 = 3.75\%$$ For a 9-bit data character, it takes the receiver 10 bit times x 16 RTr cycles + 10 RTr cycles = 170 RTr cycles to finish data sampling of the stop bit. With the misaligned character shown in Figure 11-21, the receiver counts 170 RTr cycles at the point when the count of the transmitting device is 11 bit times $\times$ 16 RTt cycles = 176 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is: $$((176 - 170) / 176) \times 100 = 3.40\%$$ # 11.4.4.6 Receiver Wakeup To enable the SCI to ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCI control register 2 (SCICR2) puts the receiver into standby state during which receiver interrupts are disabled. The SCI will still load the receive data into the SCIDRH/L registers, but it will not set the RDRF flag. MC9S12KT256 Data Sheet, Rev. 1.16 The transmitting device can address messages to selected receivers by including addressing information in the initial frame or frames of each message. The WAKE bit in SCI control register 1 (SCICR1) determines how the SCI is brought out of the standby state to process an incoming message. The WAKE bit enables either idle line wakeup or address mark wakeup. ## **11.4.4.6.1 Idle Input Line Wakeup (WAKE = 0)** In this wakeup method, an idle condition on the **Rx Input** signal clears the RWU bit and wakes up the SCI. The initial frame or frames of every message contain addressing information. All receivers evaluate the addressing information, and receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another idle character appears on the **Rx Input** signal. Idle line wakeup requires that messages be separated by at least one idle character and that no message contains idle characters. The idle character that wakes a receiver does not set the receiver idle bit, IDLE, or the receive data register full flag, RDRF. The idle line type bit, ILT, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit. ILT is in SCI control register 1 (SCICR1). ## 11.4.4.6.2 Address Mark Wakeup (WAKE = 1) In this wakeup method, a logic 1 in the most significant bit (msb) position of a frame clears the RWU bit and wakes up the SCI. The logic 1 in the msb position marks a frame as an address frame that contains addressing information. All receivers evaluate the addressing information, and the receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another address frame appears on the **Rx Input** signal. The logic 1 msb of an address frame clears the receiver's RWU bit before the stop bit is received and sets the RDRF flag. Address mark wakeup allows messages to contain idle characters but requires that the msb be reserved for use in address frames. {sci\_wake} #### **NOTE** With the WAKE bit clear, setting the RWU bit after the **Rx Input** signal has been idle can cause the receiver to wake up immediately. # 11.4.5 Single-Wire Operation Normally, the SCI uses two pins for transmitting and receiving. In single-wire operation, the RXD pin is disconnected from the SCI. The SCI uses the TXD pin for both receiving and transmitting. Figure 11-22. Single-Wire Operation (LOOPS = 1, RSRC = 1) Enable single-wire operation by setting the LOOPS bit and the receiver source bit, RSRC, in SCI control register 1 (SCICR1). Setting the LOOPS bit disables the path from the **Rx Input** signal to the receiver. Setting the RSRC bit connects the receiver input to the output of the TXD pin driver. Both the transmitter and receiver must be enabled (TE = 1 and RE = 1). The TXDIR bit (SCISR2[1]) determines whether the TXD pin is going to be used as an input (TXDIR = 0) or an output (TXDIR = 1) in this mode of operation. # 11.4.6 Loop Operation In loop operation the transmitter output goes to the receiver input. The **Rx Input** signal is disconnected from the SCI Figure 11-23. Loop Operation (LOOPS = 1, RSRC = 0) Enable loop operation by setting the LOOPS bit and clearing the RSRC bit in SCI control register 1 (SCICR1). Setting the LOOPS bit disables the path from the **Rx Input** signal to the receiver. Clearing the RSRC bit connects the transmitter output to the receiver input. Both the transmitter and receiver must be enabled (TE = 1 and RE = 1). ## 11.5 Initialization Information #### 11.5.1 Reset Initialization The reset state of each individual bit is listed in Section 11.3, "Memory Map and Registers" which details the registers and their bit fields. All special functions or modes which are initialized during or just following reset are described within this section. # 11.5.2 Interrupt Operation # 11.5.2.1 System Level Interrupt Sources There are five interrupt sources that can generate an SCI interrupt in to the CPU. They are listed in Table 11-14. Table 11-14. SCI Interrupt Source | Interrupt Source | Flag | Local Enable | |------------------|------|--------------| | Transmitter | TDRE | TIE | | Transmitter | TC | TCIE | | Receiver | RDRF | RIE | | | OR | | | Receiver | IDLE | ILIE | ## 11.5.2.2 Interrupt Descriptions The SCI only originates interrupt requests. The following is a description of how the SCI makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt number are chip dependent. The SCI only has a single interrupt line (**SCI Interrupt Signal**, active high operation) and all the following interrupts, when generated, are ORed together and issued through that port. ## 11.5.2.2.1 TDRE Description The TDRE interrupt is set high by the SCI when the transmit shift register receives a byte from the SCI data register. A TDRE interrupt indicates that the transmit data register (SCIDRH/L) is empty and that a new byte can be written to the SCIDRH/L for transmission. Clear TDRE by reading SCI status register 1 with TDRE set and then writing to SCI data register low (SCIDRL). ## 11.5.2.2.2 TC Description The TC interrupt is set by the SCI when a transmission has been completed. A TC interrupt indicates that there is no transmission in progress. TC is set high when the TDRE flag is set and no data, preamble, or break character is being transmitted. When TC is set, the TXD pin becomes idle (logic 1). Clear TC by reading SCI status register 1 (SCISR1) with TC set and then writing to SCI data register low (SCIDRL).TC is cleared automatically when data, preamble, or break is queued and ready to be sent. # 11.5.2.2.3 RDRF Description The RDRF interrupt is set when the data in the receive shift register transfers to the SCI data register. A RDRF interrupt indicates that the received data has been transferred to the SCI data register and that the byte can now be read by the MCU. The RDRF interrupt is cleared by reading the SCI status register one (SCISR1) and then reading SCI data register low (SCIDRL). ## 11.5.2.2.4 OR Description The OR interrupt is set when software fails to read the SCI data register before the receive shift register receives the next frame. The newly acquired data in the shift register will be lost in this case, but the data already in the SCI data registers is not affected. The OR interrupt is cleared by reading the SCI status register one (SCISR1) and then reading SCI data register low (SCIDRL). # 11.5.2.3 IDLE Description The IDLE interrupt is set when 10 consecutive logic 1s (if M = 0) or 11 consecutive logic 1s (if M = 1) appear on the receiver input. Once the IDLE is cleared, a valid frame must again set the RDRF flag before an idle condition can set the IDLE flag. Clear IDLE by reading SCI status register 1 (SCISR1) with IDLE set and then reading SCI data register low (SCIDRL). # 11.5.3 Recovery from Wait Mode The SCI interrupt request can be used to bring the CPU out of wait mode. # Chapter 12 Serial Peripheral Interface (SPIV3) Block Description ## 12.1 Introduction The SPI module allows a duplex, synchronous, serial communication between the MCU and peripheral devices. Software can poll the SPI status flags or the SPI operation can be interrupt driven. ## 12.1.1 Features The SPIV3 includes these distinctive features: - Master mode and slave mode - Bidirectional mode - Slave select output - Mode fault error flag with CPU interrupt capability - Double-buffered data register - Serial clock with programmable polarity and phase - Control of SPI operation during wait mode # 12.1.2 Modes of Operation The SPI functions in three modes, run, wait, and stop. - Run Mode This is the basic mode of operation. - Wait Mode - SPI operation in wait mode is a configurable low power mode, controlled by the SPISWAI bit located in the SPICR2 register. In wait mode, if the SPISWAI bit is clear, the SPI operates like in Run Mode. If the SPISWAI bit is set, the SPI goes into a power conservative state, with the SPI clock generation turned off. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into Run Mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so that the slave stays synchronized to the master. - Stop Mode - The SPI is inactive in stop mode for reduced power consumption. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into run mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so that the slave stays synchronized to the master. This is a high level description only, detailed descriptions of operating modes are contained in Section 12.4, "Functional Description." # 12.1.3 Block Diagram Figure 12-1 gives an overview on the SPI architecture. The main parts of the SPI are status, control, and data registers, shifter logic, baud rate generator, master/slave control logic, and port control logic. Figure 12-1. SPI Block Diagram # 12.2 External Signal Description This section lists the name and description of all ports including inputs and outputs that do, or may, connect off chip. The SPIV3 module has a total of four external pins. # 12.2.1 MOSI — Master Out/Slave In Pin This pin is used to transmit data out of the SPI module when it is configured as a master and receive data when it is configured as slave. MC9S12KT256 Data Sheet, Rev. 1.16 ## 12.2.2 MISO — Master In/Slave Out Pin This pin is used to transmit data out of the SPI module when it is configured as a slave and receive data when it is configured as master. ## 12.2.3 SS — Slave Select Pin This pin is used to output the select signal from the SPI module to another peripheral with which a data transfer is to take place when its configured as a master and its used as an input to receive the slave select signal when the SPI is configured as slave. ## 12.2.4 SCK — Serial Clock Pin This pin is used to output the clock with respect to which the SPI transfers data or receive clock in case of slave. # 12.3 Memory Map and Register Definition This section provides a detailed description of address space and registers used by the SPI. The memory map for the SPIV3 is given below in Table 12-1. The address listed for each register is the sum of a base address and an address offset. The base address is defined at the SoC level and the address offset is defined at the module level. Reads from the reserved bits return zeros and writes to the reserved bits have no effect. # 12.3.1 Module Memory Map Table 12-1. SPIV3 Memory Map | Address | Use | | | | | | |---------|---------------------------------|------------------|--|--|--|--| | 0x0000 | SPI Control Register 1 (SPICR1) | R/W | | | | | | 0x0001 | SPI Control Register 2 (SPICR2) | R/W <sup>1</sup> | | | | | | 0x0002 | SPI Baud Rate Register (SPIBR) | R/W <sup>1</sup> | | | | | | 0x0003 | SPI Status Register (SPISR) | R <sup>2</sup> | | | | | | 0x0004 | Reserved | 2,3 | | | | | | 0x0005 | SPI Data Register (SPIDR) | R/W | | | | | | 0x0006 | Reserved | 2,3 | | | | | | 0x0007 | Reserved | 2,3 | | | | | Certain bits are non-writable. <sup>&</sup>lt;sup>2</sup> Writes to this register are ignored. <sup>&</sup>lt;sup>3</sup> Reading from this register returns all zeros. # 12.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. Figure 12-2. SPI Register Summary # 12.3.2.1 SPI Control Register 1 (SPICR1) Module Base 0x0000 Figure 12-3. SPI Control Register 1 (SPICR1) Read: anytime Write: anytime ## Table 12-2. SPICR1 Field Descriptions | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SPIE | SPI Interrupt Enable Bit — This bit enables SPI interrupt requests, if SPIF or MODF status flag is set. 0 SPI interrupts disabled. 1 SPI interrupts enabled. | | 6<br>SPE | SPI System Enable Bit — This bit enables the SPI system and dedicates the SPI port pins to SPI system functions. If SPE is cleared, SPI is disabled and forced into idle state, status bits in SPISR register are reset. O SPI disabled (lower power consumption). SPI enabled, port pins are dedicated to SPI functions. | | 5<br>SPTIE | SPI Transmit Interrupt Enable — This bit enables SPI interrupt requests, if SPTEF flag is set. 0 SPTEF interrupt disabled. 1 SPTEF interrupt enabled. | | 4<br>MSTR | SPI Master/Slave Mode Select Bit — This bit selects, if the SPI operates in master or slave mode. Switching the SPI from master to slave or vice versa forces the SPI system into idle state. 0 SPI is in slave mode 1 SPI is in master mode | | 3<br>CPOL | SPI Clock Polarity Bit — This bit selects an inverted or non-inverted SPI clock. To transmit data between SPI modules, the SPI modules must have identical CPOL values. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. O Active-high clocks selected. In idle state SCK is low. 1 Active-low clocks selected. In idle state SCK is high. | | 2<br>CPHA | SPI Clock Phase Bit — This bit is used to select the SPI clock format. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 Sampling of data occurs at odd edges (1,3,5,,15) of the SCK clock 1 Sampling of data occurs at even edges (2,4,6,,16) of the SCK clock | | 1<br>SSOE | Slave Select Output Enable — The $\overline{SS}$ output feature is enabled only in master mode, if MODFEN is set, by asserting the SSOE as shown in Table 12-3. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. | | 0<br>LSBFE | LSB-First Enable — This bit does not affect the position of the MSB and LSB in the data register. Reads and writes of the data register always have the MSB in bit 7. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. O Data is transferred most significant bit first. 1 Data is transferred least significant bit first. | Table 12-3. SS Input / Output Selection | MODFEN | SSOE | Master Mode | Slave Mode | |--------|------|----------------------------|------------| | 0 | 0 | SS not used by SPI | SS input | | 0 | 1 | SS not used by SPI | SS input | | 1 | 0 | SS input with MODF feature | SS input | | 1 | 1 | SS is slave select output | SS input | Chapter 12 Serial Peripheral Interface (SPIV3) Block Description # 12.3.2.2 SPI Control Register 2 (SPICR2) Module Base 0x0001 Figure 12-4. SPI Control Register 2 (SPICR2) Read: anytime Write: anytime; writes to the reserved bits have no effect Table 12-4. SPICR2 Field Descriptions | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>MODFEN | Mode Fault Enable Bit — This bit allows the MODF failure being detected. If the SPI is in master mode and MODFEN is cleared, then the \$\overline{SS}\$ port pin is not used by the SPI. In slave mode, the \$\overline{SS}\$ is available only as an input regardless of the value of MODFEN. For an overview on the impact of the MODFEN bit on the \$\overline{SS}\$ port pin configuration refer to Table 12-3. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 \$\overline{SS}\$ port pin is not used by the SPI 1 \$\overline{SS}\$ port pin with MODF feature | | 3<br>BIDIROE | Output Enable in the Bidirectional Mode of Operation — This bit controls the MOSI and MISO output buffer of the SPI, when in bidirectional mode of operation (SPC0 is set). In master mode this bit controls the output buffer of the MOSI port, in slave mode it controls the output buffer of the MISO port. In master mode, with SPC0 set, a change of this bit will abort a transmission in progress and force the SPI into idle state. O Output buffer disabled Output buffer enabled | | 1<br>SPISWAI | SPI Stop in Wait Mode Bit — This bit is used for power conservation while in wait mode. O SPI clock operates normally in wait mode Stop SPI clock generation when in wait mode | | 0<br>SPC0 | Serial Pin Control Bit 0 — This bit enables bidirectional pin configurations as shown in Table 12-5. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state | **Table 12-5. Bidirectional Pin Configurations** | Pin Mode | SPC0 | BIDIROE | MISO | MOSI | | | | | | |--------------------------|----------|---------|----------------------|------------|--|--|--|--|--| | Master Mode of Operation | | | | | | | | | | | Normal | Normal 0 | | Master In | Master Out | | | | | | | Bidirectional | 1 | 0 | MISO not used by SPI | Master In | | | | | | | | | 1 | | Master I/O | | | | | | | Slave Mode of Operation | | | | | | | | | | | Normal | 0 | Х | Slave Out | Slave In | | | | | | **Table 12-5. Bidirectional Pin Configurations (continued)** | Pin Mode | Mode SPC0 | | MISO | MOSI | |---------------|------------|---|-----------|----------------------| | Bidirectional | ectional 1 | | Slave In | MOSI not used by SPI | | | | 1 | Slave I/O | | # 12.3.2.3 SPI Baud Rate Register (SPIBR) Module Base 0x0002 Figure 12-5. SPI Baud Rate Register (SPIBR) Read: anytime Write: anytime; writes to the reserved bits have no effect **Table 12-6. SPIBR Field Descriptions** | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:4<br>SPPR[2:0] | SPI Baud Rate Preselection Bits — These bits specify the SPI baud rates as shown in Table 12-7. In master mode, a change of these bits will abort a transmission in progress and force the SPI system into idle state. | | 2:0<br>SPR[2:0} | SPI Baud Rate Selection Bits — These bits specify the SPI baud rates as shown in Table 12-7. In master mode, a change of these bits will abort a transmission in progress and force the SPI system into idle state. | The baud rate divisor equation is as follows: BaudRateDivisor = $$(SPPR + 1) \cdot 2^{(SPR + 1)}$$ The baud rate can be calculated with the following equation: Baud Rate = BusClock/BaudRateDivisor Table 12-7. Example SPI Baud Rate Selection (25 MHz Bus Clock) | SPPR2 | SPPR1 | SPPR0 | SPR2 | SPR1 | SPR0 | Baud Rate<br>Divisor | Baud Rate | |-------|-------|-------|------|------|------|----------------------|-------------| | 0 | 0 | 0 | 0 | 0 | 0 | 2 | 12.5 MHz | | 0 | 0 | 0 | 0 | 0 | 1 | 4 | 6.25 MHz | | 0 | 0 | 0 | 0 | 1 | 0 | 8 | 3.125 MHz | | 0 | 0 | 0 | 0 | 1 | 1 | 16 | 1.5625 MHz | | 0 | 0 | 0 | 1 | 0 | 0 | 32 | 781.25 kHz | | 0 | 0 | 0 | 1 | 0 | 1 | 64 | 390.63 kHz | | 0 | 0 | 0 | 1 | 1 | 0 | 128 | 195.31 kHz | | 0 | 0 | 0 | 1 | 1 | 1 | 256 | 97.66 kHz | | 0 | 0 | 1 | 0 | 0 | 0 | 4 | 6.25 MHz | | 0 | 0 | 1 | 0 | 0 | 1 | 8 | 3.125 MHz | | 0 | 0 | 1 | 0 | 1 | 0 | 16 | 1.5625 MHz | | 0 | 0 | 1 | 0 | 1 | 1 | 32 | 781.25 kHz | | 0 | 0 | 1 | 1 | 0 | 0 | 64 | 390.63 kHz | | 0 | 0 | 1 | 1 | 0 | 1 | 128 | 195.31 kHz | | 0 | 0 | 1 | 1 | 1 | 0 | 256 | 97.66 kHz | | 0 | 0 | 1 | 1 | 1 | 1 | 512 | 48.83 kHz | | 0 | 1 | 0 | 0 | 0 | 0 | 6 | 4.16667 MHz | | 0 | 1 | 0 | 0 | 0 | 1 | 12 | 2.08333 MHz | | 0 | 1 | 0 | 0 | 1 | 0 | 24 | 1.04167 MHz | | 0 | 1 | 0 | 0 | 1 | 1 | 48 | 520.83 kHz | | 0 | 1 | 0 | 1 | 0 | 0 | 96 | 260.42 kHz | | 0 | 1 | 0 | 1 | 0 | 1 | 192 | 130.21 kHz | | 0 | 1 | 0 | 1 | 1 | 0 | 384 | 65.10 kHz | | 0 | 1 | 0 | 1 | 1 | 1 | 768 | 32.55 kHz | | 0 | 1 | 1 | 0 | 0 | 0 | 8 | 3.125 MHz | | 0 | 1 | 1 | 0 | 0 | 1 | 16 | 1.5625 MHz | | 0 | 1 | 1 | 0 | 1 | 0 | 32 | 781.25 kHz | | 0 | 1 | 1 | 0 | 1 | 1 | 64 | 390.63 kHz | | 0 | 1 | 1 | 1 | 0 | 0 | 128 | 195.31 kHz | | 0 | 1 | 1 | 1 | 0 | 1 | 256 | 97.66 kHz | | 0 | 1 | 1 | 1 | 1 | 0 | 512 | 48.83 kHz | | 0 | 1 | 1 | 1 | 1 | 1 | 1024 | 24.41 kHz | | 1 | 0 | 0 | 0 | 0 | 0 | 10 | 2.5 MHz | | 1 | 0 | 0 | 0 | 0 | 1 | 20 | 1.25 MHz | | 1 | 0 | 0 | 0 | 1 | 0 | 40 | 625 kHz | | 1 | 0 | 0 | 0 | 1 | 1 | 80 | 312.5 kHz | | 1 | 0 | 0 | 1 | 0 | 0 | 160 | 156.25 kHz | | 1 | 0 | 0 | 1 | 0 | 1 | 320 | 78.13 kHz | | 1 | 0 | 0 | 1 | 1 | 0 | 640 | 39.06 kHz | Table 12-7. Example SPI Baud Rate Selection (25 MHz Bus Clock) (continued) | SPPR2 | SPPR1 | SPPR0 | SPR2 | SPR1 | SPR0 | Baud Rate<br>Divisor | Baud Rate | |-------|-------|-------|------|------|------|----------------------|-------------| | 1 | 0 | 0 | 1 | 1 | 1 | 1280 | 19.53 kHz | | 1 | 0 | 1 | 0 | 0 | 0 | 12 | 2.08333 MHz | | 1 | 0 | 1 | 0 | 0 | 1 | 24 | 1.04167 MHz | | 1 | 0 | 1 | 0 | 1 | 0 | 48 | 520.83 kHz | | 1 | 0 | 1 | 0 | 1 | 1 | 96 | 260.42 kHz | | 1 | 0 | 1 | 1 | 0 | 0 | 192 | 130.21 kHz | | 1 | 0 | 1 | 1 | 0 | 1 | 384 | 65.10 kHz | | 1 | 0 | 1 | 1 | 1 | 0 | 768 | 32.55 kHz | | 1 | 0 | 1 | 1 | 1 | 1 | 1536 | 16.28 kHz | | 1 | 1 | 0 | 0 | 0 | 0 | 14 | 1.78571 MHz | | 1 | 1 | 0 | 0 | 0 | 1 | 28 | 892.86 kHz | | 1 | 1 | 0 | 0 | 1 | 0 | 56 | 446.43 kHz | | 1 | 1 | 0 | 0 | 1 | 1 | 112 | 223.21 kHz | | 1 | 1 | 0 | 1 | 0 | 0 | 224 | 111.61 kHz | | 1 | 1 | 0 | 1 | 0 | 1 | 448 | 55.80 kHz | | 1 | 1 | 0 | 1 | 1 | 0 | 896 | 27.90 kHz | | 1 | 1 | 0 | 1 | 1 | 1 | 1792 | 13.95 kHz | | 1 | 1 | 1 | 0 | 0 | 0 | 16 | 1.5625 MHz | | 1 | 1 | 1 | 0 | 0 | 1 | 32 | 781.25 kHz | | 1 | 1 | 1 | 0 | 1 | 0 | 64 | 390.63 kHz | | 1 | 1 | 1 | 0 | 1 | 1 | 128 | 195.31 kHz | | 1 | 1 | 1 | 1 | 0 | 0 | 256 | 97.66 kHz | | 1 | 1 | 1 | 1 | 0 | 1 | 512 | 48.83 kHz | | 1 | 1 | 1 | 1 | 1 | 0 | 1024 | 24.41 kHz | | 1 | 1 | 1 | 1 | 1 | 1 | 2048 | 12.21 kHz | ## **NOTE** In slave mode of SPI S-clock speed DIV2 is not supported. # 12.3.2.4 SPI Status Register (SPISR) Module Base 0x0003 Figure 12-6. SPI Status Register (SPISR) Read: anytime Write: has no effect Table 12-8. SPISR Field Descriptions | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SPIF | SPIF Interrupt Flag — This bit is set after a received data byte has been transferred into the SPI Data Register. This bit is cleared by reading the SPISR register (with SPIF set) followed by a read access to the SPI Data Register. 0 Transfer not yet complete 1 New data copied to SPIDR | | 5<br>SPTEF | SPI Transmit Empty Interrupt Flag — If set, this bit indicates that the transmit data register is empty. To clear this bit and place data into the transmit data register, SPISR has to be read with SPTEF = 1, followed by a write to SPIDR. Any write to the SPI Data Register without reading SPTEF = 1, is effectively ignored. O SPI Data register not empty SPI Data register empty | | 4<br>MODF | Mode Fault Flag — This bit is set if the SS input becomes low while the SPI is configured as a master and mode fault detection is enabled, MODFEN bit of SPICR2 register is set. Refer to MODFEN bit description in Section 12.3.2.2, "SPI Control Register 2 (SPICR2)." The flag is cleared automatically by a read of the SPI Status Register (with MODF set) followed by a write to the SPI Control Register 1. 0 Mode fault has not occurred. 1 Mode fault has occurred. | # 12.3.2.5 SPI Data Register (SPIDR) Module Base 0x0005 Figure 12-7. SPI Data Register (SPIDR) Read: anytime; normally read only after SPIF is set Write: anytime The SPI Data Register is both the input and output register for SPI data. A write to this register allows a data byte to be queued and transmitted. For a SPI configured as a master, a queued data byte is transmitted immediately after the previous transmission has completed. The SPI Transmitter Empty Flag SPTEF in the SPISR register indicates when the SPI Data Register is ready to accept new data. Reading the data can occur anytime from after the SPIF is set to before the end of the next transfer. If the SPIF is not serviced by the end of the successive transfers, those data bytes are lost and the data within the SPIDR retains the first byte until SPIF is serviced. # 12.4 Functional Description The SPI module allows a duplex, synchronous, serial communication between the MCU and peripheral devices. Software can poll the SPI status flags or SPI operation can be interrupt driven. The SPI system is enabled by setting the SPI enable (SPE) bit in SPI Control Register 1. While SPE bit is set, the four associated SPI port pins are dedicated to the SPI function as: - Slave select $(\overline{SS})$ - Serial clock (SCK) - Master out/slave in (MOSI) - Master in/slave out (MISO) The main element of the SPI system is the SPI Data Register. The 8-bit data register in the master and the 8-bit data register in the slave are linked by the MOSI and MISO pins to form a distributed 16-bit register. When a data transfer operation is performed, this 16-bit register is serially shifted eight bit positions by the S-clock from the master, so data is exchanged between the master and the slave. Data written to the master SPI Data Register becomes the output data for the slave, and data read from the master SPI Data Register after a transfer operation is the input data from the slave. A read of SPISR with SPTEF = 1 followed by a write to SPIDR puts data into the transmit data register. When a transfer is complete, received data is moved into the receive data register. Data may be read from this double-buffered system any time before the next transfer has completed. This 8-bit data register acts as the SPI receive data register for reads and as the SPI transmit data register for writes. A single SPI register address is used for reading data from the read data buffer and for writing data to the transmit data register. The clock phase control bit (CPHA) and a clock polarity control bit (CPOL) in the SPI Control Register 1 (SPICR1) select one of four possible clock formats to be used by the SPI system. The CPOL bit simply selects a non-inverted or inverted clock. The CPHA bit is used to accommodate two fundamentally different protocols by sampling data on odd numbered SCK edges or on even numbered SCK edges (see Section 12.4.3, "Transmission Formats"). The SPI can be configured to operate as a master or as a slave. When the MSTR bit in SPI Control Register1 is set, master mode is selected, when the MSTR bit is clear, slave mode is selected. ## 12.4.1 Master Mode The SPI operates in master mode when the MSTR bit is set. Only a master SPI module can initiate transmissions. A transmission begins by writing to the master SPI Data Register. If the shift register is empty, the byte immediately transfers to the shift register. The byte begins shifting out on the MOSI pin under the control of the serial clock. - S-clock - The SPR2, SPR1, and SPR0 baud rate selection bits in conjunction with the SPPR2, SPPR1, and SPPR0 baud rate preselection bits in the SPI Baud Rate register control the baud rate generator and determine the speed of the transmission. The SCK pin is the SPI clock output. Through the SCK pin, the baud rate generator of the master controls the shift register of the slave peripheral. - MOSI and MISO Pins In master mode, the function of the serial data output pin (MOSI) and the serial data input pin (MISO) is determined by the SPC0 and BIDIROE control bits. - $\overline{SS}$ Pin - If MODFEN and SSOE bit are set, the $\overline{SS}$ pin is configured as slave select output. The $\overline{SS}$ output becomes low during each transmission and is high when the SPI is in idle state. If MODFEN is set and SSOE is cleared, the $\overline{SS}$ pin is configured as input for detecting mode fault error. If the $\overline{SS}$ input becomes low this indicates a mode fault error where another master tries to drive the MOSI and SCK lines. In this case, the SPI immediately switches to slave mode, by clearing the MSTR bit and also disables the slave output buffer MISO (or SISO in bidirectional mode). So the result is that all outputs are disabled and SCK, MOSI and MISO are inputs. If a transmission is in progress when the mode fault occurs, the transmission is aborted and the SPI is forced into idle state. This mode fault error also sets the mode fault (MODF) flag in the SPI Status Register (SPISR). If the SPI interrupt enable bit (SPIE) is set when the MODF flag gets set, then an SPI interrupt sequence is also requested. When a write to the SPI Data Register in the master occurs, there is a half SCK-cycle delay. After the delay, SCK is started within the master. The rest of the transfer operation differs slightly, depending on the clock format specified by the SPI clock phase bit, CPHA, in SPI Control Register 1 (see Section 12.4.3, "Transmission Formats"). #### NOTE A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0, BIDIROE with SPC0 set, SPPR2–SPPR0 and SPR2–SPR0 in master mode will abort a transmission in progress and force the SPI into idle state. The remote slave cannot detect this, therefore the master has to ensure that the remote slave is set back to idle state. ## 12.4.2 Slave Mode The SPI operates in slave mode when the MSTR bit in SPI Control Register1 is clear. SCK Clock In slave mode, SCK is the SPI clock input from the master. MISO and MOSI Pins In slave mode, the function of the serial data output pin (MISO) and serial data input pin (MOSI) is determined by the SPC0 bit and BIDIROE bit in SPI Control Register 2. • $\overline{SS}$ Pin The $\overline{SS}$ pin is the slave select input. Before a data transmission occurs, the $\overline{SS}$ pin of the slave SPI must be low. $\overline{SS}$ must remain low until the transmission is complete. If $\overline{SS}$ goes high, the SPI is forced into idle state. The $\overline{SS}$ input also controls the serial data output pin, if $\overline{SS}$ is high (not selected), the serial data output pin is high impedance, and, if $\overline{SS}$ is low the first bit in the SPI Data Register is driven out of the serial data output pin. Also, if the slave is not selected ( $\overline{SS}$ is high), then the SCK input is ignored and no internal shifting of the SPI shift register takes place. Although the SPI is capable of duplex operation, some SPI peripherals are capable of only receiving SPI data in a slave mode. For these simpler devices, there is no serial data out pin. #### NOTE When peripherals with duplex capability are used, take care not to simultaneously enable two receivers whose serial outputs drive the same system slave's serial data output line. As long as no more than one slave device drives the system slave's serial data output line, it is possible for several slaves to receive the same transmission from a master, although the master would not receive return information from all of the receiving slaves. If the CPHA bit in SPI Control Register 1 is clear, odd numbered edges on the SCK input cause the data at the serial data input pin to be latched. Even numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit. If the CPHA bit is set, even numbered edges on the SCK input cause the data at the serial data input pin to be latched. Odd numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit. When CPHA is set, the first edge is used to get the first data bit onto the serial data output pin. When CPHA is clear and the $\overline{SS}$ input is low (slave selected), the first bit of the SPI data is driven out of the serial data output pin. After the eighth shift, the transfer is considered complete and the received data is transferred into the SPI Data Register. To indicate transfer is complete, the SPIF flag in the SPI Status Register is set. #### **NOTE** A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0 and BIDIROE with SPC0 set in slave mode will corrupt a transmission in progress and has to be avoided. 413 ## 12.4.3 Transmission Formats During an SPI transmission, data is transmitted (shifted out serially) and received (shifted in serially) simultaneously. The serial clock (SCK) synchronizes shifting and sampling of the information on the two serial data lines. A slave select line allows selection of an individual slave SPI device, slave devices that are not selected do not interfere with SPI bus activities. Optionally, on a master SPI device, the slave select line can be used to indicate multiple-master bus contention. Figure 12-8. Master/Slave Transfer Block Diagram ## 12.4.3.1 Clock Phase and Polarity Controls Using two bits in the SPI Control Register1, software selects one of four combinations of serial clock phase and polarity. The CPOL clock polarity control bit specifies an active high or low clock and has no significant effect on the transmission format. The CPHA clock phase control bit selects one of two fundamentally different transmission formats. Clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements. #### 12.4.3.2 CPHA = 0 Transfer Format The first edge on the SCK line is used to clock the first data bit of the slave into the master and the first data bit of the master into the slave. In some peripherals, the first bit of the slave's data is available at the slave's data out pin as soon as the slave is selected. In this format, the first SCK edge is issued a half cycle after $\overline{SS}$ has become low. A half SCK cycle later, the second edge appears on the SCK line. When this second edge occurs, the value previously latched from the serial data input pin is shifted into the LSB or MSB of the shift register, depending on LSBFE bit. After this second edge, the next bit of the SPI master data is transmitted out of the serial data output pin of the master to the serial input pin on the slave. This process continues for a total of 16 edges on the SCK line, with data being latched on odd numbered edges and shifted on even numbered edges. Data reception is double buffered. Data is shifted serially into the SPI shift register during the transfer and is transferred to the parallel SPI Data Register after the last bit is shifted in. After the 16th (last) SCK edge: - Data that was previously in the master SPI Data Register should now be in the slave data register and the data that was in the slave data register should be in the master. - The SPIF flag in the SPI Status Register is set indicating that the transfer is complete. Figure 12-9 is a timing diagram of an SPI transfer where CPHA = 0. SCK waveforms are shown for CPOL = 0 and CPOL = 1. The diagram may be interpreted as a master or slave timing diagram because the SCK, MISO, and MOSI pins are connected directly between the master and the slave. The MISO signal is the output from the slave and the MOSI signal is the output from the master. The $\overline{SS}$ pin of the master must be either high or reconfigured as a general-purpose output not affecting the SPI. Figure 12-9. SPI Clock Format 0 (CPHA = 0) In slave mode, if the SS line is not deasserted between the successive transmissions then the content of the SPI Data Register is not transmitted, instead the last received byte is transmitted. If the $\overline{SS}$ line is deasserted for at least minimum idle time (half SCK cycle) between successive transmissions then the content of the SPI Data Register is transmitted. MC9S12KT256 Data Sheet, Rev. 1.16 Freescale Semiconductor 415 t<sub>T</sub> = Minimum trailing time after the last SCK edge $t_1$ = Minimum idling time between transfers (minimum $\overline{SS}$ high time) t<sub>1</sub>, t<sub>T</sub>, and t<sub>1</sub> are guaranteed for the master mode and required for the slave mode. #### Chapter 12 Serial Peripheral Interface (SPIV3) Block Description In master mode, with slave select output enabled the $\overline{SS}$ line is always deasserted and reasserted between successive transfers for at least minimum idle time. #### 12.4.3.3 CPHA = 1 Transfer Format Some peripherals require the first SCK edge before the first data bit becomes available at the data out pin, the second edge clocks data into the system. In this format, the first SCK edge is issued by setting the CPHA bit at the beginning of the 8-cycle transfer operation. The first edge of SCK occurs immediately after the half SCK clock cycle synchronization delay. This first edge commands the slave to transfer its first data bit to the serial data input pin of the master. A half SCK cycle later, the second edge appears on the SCK pin. This is the latching edge for both the master and slave. When the third edge occurs, the value previously latched from the serial data input pin is shifted into the LSB or MSB of the SPI shift register, depending on LSBFE bit. After this edge, the next bit of the master data is coupled out of the serial data output pin of the master to the serial input pin on the slave. This process continues for a total of 16 edges on the SCK line with data being latched on even numbered edges and shifting taking place on odd numbered edges. Data reception is double buffered, data is serially shifted into the SPI shift register during the transfer and is transferred to the parallel SPI Data Register after the last bit is shifted in. After the 16th SCK edge: - Data that was previously in the SPI Data Register of the master is now in the data register of the slave, and data that was in the data register of the slave is in the master. - The SPIF flag bit in SPISR is set indicating that the transfer is complete. Figure 12-10 shows two clocking variations for CPHA = 1. The diagram may be interpreted as a master or slave timing diagram because the SCK, MISO, and MOSI pins are connected directly between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The $\overline{SS}$ line is the slave select input to the slave. The $\overline{SS}$ pin of the master must be either high or reconfigured as a general-purpose output not affecting the SPI. The $\overline{SS}$ line can remain active low between successive transfers (can be tied low at all times). This format is sometimes preferred in systems having a single fixed master and a single slave that drive the MISO data line. Back-to-back transfers in master mode In master mode, if a transmission has completed and a new data byte is available in the SPI Data Register, this byte is send out immediately without a trailing and minimum idle time. The SPI interrupt request flag (SPIF) is common to both the master and slave modes. SPIF gets set one half SCK cycle after the last SCK edge. t<sub>L</sub> = Minimum leading time before the first SCK edge, not required for back to back transfers Figure 12-10. SPI Clock Format 1 (CPHA = 1) ## 12.4.4 SPI Baud Rate Generation Baud rate generation consists of a series of divider stages. Six bits in the SPI Baud Rate register (SPPR2, SPPR1, SPPR0, SPR2, SPR1, and SPR0) determine the divisor to the SPI module clock which results in the SPI baud rate. The SPI clock rate is determined by the product of the value in the baud rate preselection bits (SPPR2–SPPR0) and the value in the baud rate selection bits (SPR2–SPR0). The module clock divisor equation is shown in Figure 12-11 When all bits are clear (the default condition), the SPI module clock is divided by 2. When the selection bits (SPR2–SPR0) are 001 and the preselection bits (SPPR2–SPPR0) are 000, the module clock divisor becomes 4. When the selection bits are 010, the module clock divisor becomes 8 etc. When the preselection bits are 001, the divisor determined by the selection bits is multiplied by 2. When the preselection bits are 010, the divisor is multiplied by 3, etc. See Table 12-7 for baud rate calculations for all bit conditions, based on a 25-MHz bus clock. The two sets of selects allows the clock to be divided by a non-power of two to achieve other baud rates such as divide by 6, divide by 10, etc. t<sub>T</sub> = Minimum trailing time after the last SCK edge $t_l$ = Minimum idling time between transfers (minimum $\overline{SS}$ high time), not required for back to back transfers #### Chapter 12 Serial Peripheral Interface (SPIV3) Block Description The baud rate generator is activated only when the SPI is in the master mode and a serial transfer is taking place. In the other cases, the divider is disabled to decrease I<sub>DD</sub> current. $$BaudRateDivisor = (SPPR + 1) \bullet 2^{(SPR + 1)}$$ Figure 12-11. Baud Rate Divisor Equation # 12.4.5 Special Features # 12.4.5.1 **SS** Output The $\overline{SS}$ output feature automatically drives the $\overline{SS}$ pin low during transmission to select external devices and drives it high during idle to deselect external devices. When $\overline{SS}$ output is selected, the $\overline{SS}$ output pin is connected to the $\overline{SS}$ input pin of the external device. The $\overline{SS}$ output is available only in master mode during normal SPI operation by asserting SSOE and MODFEN bit as shown in Table 12-3. The mode fault feature is disabled while $\overline{SS}$ output is enabled. #### NOTE Care must be taken when using the $\overline{SS}$ output feature in a multimaster system because the mode fault feature is not available for detecting system errors between masters. # 12.4.5.2 Bidirectional Mode (MOSI or MISO) The bidirectional mode is selected when the SPC0 bit is set in SPI Control Register 2 (see Table 12-9). In this mode, the SPI uses only one serial data pin for the interface with external device(s). The MSTR bit decides which pin to use. The MOSI pin becomes the serial data I/O (MOMI) pin for the master mode, and the MISO pin becomes serial data I/O (SISO) pin for the slave mode. The MISO pin in master mode and MOSI pin in slave mode are not used by the SPI. Table 12-9. Normal Mode and Bidirectional Mode MC9S12KT256 Data Sheet, Rev. 1.16 The direction of each serial I/O pin depends on the BIDIROE bit. If the pin is configured as an output, serial data from the shift register is driven out on the pin. The same pin is also the serial input to the shift register. The SCK is output for the master mode and input for the slave mode. The $\overline{SS}$ is the input or output for the master mode, and it is always the input for the slave mode. The bidirectional mode does not affect SCK and $\overline{SS}$ functions. #### **NOTE** In bidirectional master mode, with mode fault enabled, both data pins MISO and MOSI can be occupied by the SPI, though MOSI is normally used for transmissions in bidirectional mode and MISO is not used by the SPI. If a mode fault occurs, the SPI is automatically switched to slave mode, in this case MISO becomes occupied by the SPI and MOSI is not used. This has to be considered, if the MISO pin is used for other purpose. ## 12.4.6 Error Conditions The SPI has one error condition: • Mode fault error #### 12.4.6.1 Mode Fault Error If the $\overline{SS}$ input becomes low while the SPI is configured as a master, it indicates a system error where more than one master may be trying to drive the MOSI and SCK lines simultaneously. This condition is not permitted in normal operation, the MODF bit in the SPI Status Register is set automatically provided the MODFEN bit is set. In the special case where the SPI is in master mode and MODFEN bit is cleared, the $\overline{SS}$ pin is not used by the SPI. In this special case, the mode fault error function is inhibited and MODF remains cleared. In case the SPI system is configured as a slave, the $\overline{SS}$ pin is a dedicated input pin. Mode fault error doesn't occur in slave mode. If a mode fault error occurs the SPI is switched to slave mode, with the exception that the slave output buffer is disabled. So SCK, MISO and MOSI pins are forced to be high impedance inputs to avoid any possibility of conflict with another output driver. A transmission in progress is aborted and the SPI is forced into idle state. If the mode fault error occurs in the bidirectional mode for a SPI system configured in master mode, output enable of the MOMI (MOSI in bidirectional mode) is cleared if it was set. No mode fault error occurs in the bidirectional mode for SPI system configured in slave mode. The mode fault flag is cleared automatically by a read of the SPI Status Register (with MODF set) followed by a write to SPI Control Register 1. If the mode fault flag is cleared, the SPI becomes a normal master or slave again. # 12.4.7 Operation in Run Mode In run mode with the SPI system enable (SPE) bit in the SPI control register clear, the SPI system is in a low-power, disabled state. SPI registers remain accessible, but clocks to the core of this module are disabled. # 12.4.8 Operation in Wait Mode SPI operation in wait mode depends upon the state of the SPISWAI bit in SPI Control Register 2. - If SPISWAI is clear, the SPI operates normally when the CPU is in wait mode - If SPISWAI is set, SPI clock generation ceases and the SPI module enters a power conservation state when the CPU is in wait mode. - If SPISWAI is set and the SPI is configured for master, any transmission and reception in progress stops at wait mode entry. The transmission and reception resumes when the SPI exits wait mode. - If SPISWAI is set and the SPI is configured as a slave, any transmission and reception in progress continues if the SCK continues to be driven from the master. This keeps the slave synchronized to the master and the SCK. If the master transmits several bytes while the slave is in wait mode, the slave will continue to send out bytes consistent with the operation mode at the start of wait mode (i.e. If the slave is currently sending its SPIDR to the master, it will continue to send the same byte. Else if the slave is currently sending the last received byte from the master, it will continue to send each previous master byte). #### NOTE Care must be taken when expecting data from a master while the slave is in wait or stop mode. Even though the shift register will continue to operate, the rest of the SPI is shut down (i.e. a SPIF interrupt will **not** be generated until exiting stop or wait mode). Also, the byte from the shift register will not be copied into the SPIDR register until after the slave SPI has exited wait or stop mode. A SPIF flag and SPIDR copy is only generated if wait mode is entered or exited during a tranmission. If the slave enters wait mode in idle mode and exits wait mode in idle mode, neither a SPIF nor a SPIDR copy will occur. # 12.4.9 Operation in Stop Mode Stop mode is dependent on the system. The SPI enters stop mode when the module clock is disabled (held high or low). If the SPI is in master mode and exchanging data when the CPU enters stop mode, the transmission is frozen until the CPU exits stop mode. After stop, data to and from the external SPI is exchanged correctly. In slave mode, the SPI will stay synchronized with the master. The stop mode is not dependent on the SPISWAI bit. ## 12.5 Reset The reset values of registers and signals are described in the Memory Map and Registers section (see Section 12.3, "Memory Map and Register Definition") which details the registers and their bit-fields. - If a data transmission occurs in slave mode after reset without a write to SPIDR, it will transmit garbage, or the byte last received from the master before the reset. - Reading from the SPIDR after reset will always read a byte of zeros. # 12.6 Interrupts The SPIV3 only originates interrupt requests when SPI is enabled (SPE bit in SPICR1 set). The following is a description of how the SPIV3 makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt priority are chip dependent. The interrupt flags MODF, SPIF and SPTEF are logically ORed to generate an interrupt request. ## 12.6.1 **MODF** MODF occurs when the master detects an error on the $\overline{SS}$ pin. The master SPI must be configured for the MODF feature (see Table 12-3). After MODF is set, the current transfer is aborted and the following bit is changed: • MSTR = 0, The master bit in SPICR1 resets. The MODF interrupt is reflected in the status register MODF flag. Clearing the flag will also clear the interrupt. This interrupt will stay active while the MODF flag is set. MODF has an automatic clearing process which is described in Section 12.3.2.4, "SPI Status Register (SPISR)." #### 12.6.2 SPIF SPIF occurs when new data has been received and copied to the SPI Data Register. After SPIF is set, it does not clear until it is serviced. SPIF has an automatic clearing process which is described in Section 12.3.2.4, "SPI Status Register (SPISR)." In the event that the SPIF is not serviced before the end of the next transfer (i.e. SPIF remains active throughout another transfer), the latter transfers will be ignored and no new data will be copied into the SPIDR. #### 12.6.3 SPTEF SPTEF occurs when the SPI Data Register is ready to accept new data. After SPTEF is set, it does not clear until it is serviced. SPTEF has an automatic clearing process which is described in Section 12.3.2.4, "SPI Status Register (SPISR)." # **Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1)** ## 13.1 Introduction The PWM definition is based on the HC12 PWM definitions. It contains the basic features from the HC11 with some of the enhancements incorporated on the HC12: center aligned output mode and four available clock sources. The PWM module has eight channels with independent control of left and center aligned outputs on each channel. Each of the eight channels has a programmable period and duty cycle as well as a dedicated counter. A flexible clock select scheme allows a total of four different clock sources to be used with the counters. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The PWM outputs can be programmed as left aligned outputs or center aligned outputs. ## 13.1.1 Features The PWM block includes these distinctive features: - Eight independent PWM channels with programmable period and duty cycle - Dedicated counter for each PWM channel - Programmable PWM enable/disable for each channel - Software selection of PWM duty pulse polarity for each channel - Period and duty cycle are double buffered. Change takes effect when the end of the effective period is reached (PWM counter reaches zero) or when the channel is disabled. - Programmable center or left aligned outputs on individual channels - Eight 8-bit channel or four 16-bit channel PWM resolution - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Programmable clock select logic - Emergency shutdown # 13.1.2 Modes of Operation There is a software programmable option for low power consumption in wait mode that disables the input clock to the prescaler. In freeze mode there is a software programmable option to disable the input clock to the prescaler. This is useful for emulation. # 13.1.3 Block Diagram Figure 13-1 shows the block diagram for the 8-bit 8-channel PWM block. Figure 13-1. PWM Block Diagram # 13.2 External Signal Description The PWM module has a total of 8 external pins. # 13.2.1 **PWM7** — **PWM** Channel 7 This pin serves as waveform output of PWM channel 7 and as an input for the emergency shutdown feature. ## 13.2.2 **PWM6** — **PWM** Channel 6 This pin serves as waveform output of PWM channel 6. ## 13.2.3 **PWM5** — **PWM** Channel 5 This pin serves as waveform output of PWM channel 5. ## 13.2.4 PWM4 — PWM Channel 4 This pin serves as waveform output of PWM channel 4. ## 13.2.5 **PWM3** — **PWM** Channel 3 This pin serves as waveform output of PWM channel 3. ## 13.2.6 PWM3 — PWM Channel 2 This pin serves as waveform output of PWM channel 2. ## 13.2.7 **PWM3** — **PWM** Channel 1 This pin serves as waveform output of PWM channel 1. #### 13.2.8 **PWM3** — **PWM** Channel 0 This pin serves as waveform output of PWM channel 0. # 13.3 Memory Map and Register Definition This section describes in detail all the registers and register bits in the PWM module. The special-purpose registers and register bit functions that are not normally available to device end users, such as factory test control registers and reserved registers, are clearly identified by means of shading the appropriate portions of address maps and register diagrams. Notes explaining the reasons for restricting access to the registers and functions are also explained in the individual register descriptions. # 13.3.1 Module Memory Map This section describes the content of the registers in the PWM module. The base address of the PWM module is determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the first address of the module address offset. The figure below shows the registers associated with the PWM and their relative offset from the base address. The register detail description follows the order they appear in the register map. Reserved bits within a register will always read as 0 and the write will be unimplemented. Unimplemented functions are indicated by shading the bit. . ## **NOTE** Register Address = Base Address + Address Offset, where the Base Address is defined at the MCU level and the Address Offset is defined at the module level. # 13.3.2 Register Descriptions This section describes in detail all the registers and register bits in the PWM module. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |--------------------------------|--------|-------|-----------------------------|-------|-------|-------|-------|-------|-------|--| | 0x0000<br>PWME | R<br>W | PWME7 | PWME6 | PWME5 | PWME4 | PWME3 | PWME2 | PWME1 | PWME0 | | | 0x0001<br>PWMPOL | R<br>W | PPOL7 | PPOL6 | PPOL5 | PPOL4 | PPOL3 | PPOL2 | PPOL1 | PPOL0 | | | 0x0002<br>PWMCLK | R<br>W | PCLK7 | PCLKL6 | PCLK5 | PCLK4 | PCLK3 | PCLK2 | PCLK1 | PCLK0 | | | 0x0003<br>PWMPRCLK | R<br>W | 0 | PCKB2 | PCKB1 | PCKB0 | 0 | PCKA2 | PCKA1 | PCKA0 | | | 0x0004<br>PWMCAE | R<br>W | CAE7 | CAE6 | CAE5 | CAE4 | CAE3 | CAE2 | CAE1 | CAE0 | | | 0x0005<br>PWMCTL | R<br>W | CON67 | CON45 | CON23 | CON01 | PSWAI | PFRZ | 0 | 0 | | | 0x0006<br>PWMTST <sup>1</sup> | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x0007<br>PWMPRSC <sup>1</sup> | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x0008<br>PWMSCLA | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | 0x0009<br>PWMSCLB | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | 0x000A<br>PWMSCNTA<br>1 | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | [ | | = Unimplemented or Reserved | | | | | | | | Figure 13-2. PWM Register Summary (Sheet 1 of 3) | Register<br>Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------------------------------|---------|-----------------------------|---|---|---|---|---|-------| | 0x000B F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PWMSCNTB <sub>V</sub> | | | | | | | | | | 0x000C F | R Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT0 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000D F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT1 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000E F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT2 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000F F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT3 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0010 F | R Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT4 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0011 F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT5 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0012 F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT6 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0013 F | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT7 <sub>W</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0014 F<br>PWMPER0 <sub>W</sub> | l Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0015 F<br>PWMPER1 <sub>W</sub> | l Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0016 F<br>PWMPER2 <sub>W</sub> | I Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0017 F<br>PWMPER3 <sub>W</sub> | I Rit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0018 F<br>PWMPER4 <sub>W</sub> | I Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0019 F<br>PWMPER5 <sub>W</sub> | I Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | = Unimplemented or Reserved | | | | | | | Figure 13-2. PWM Register Summary (Sheet 2 of 3) MC9S12KT256 Data Sheet, Rev. 1.16 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|--------|-------|-----------------------------|---------------|--------|---|--------|---------|---------| | DIAMADEDO | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DIAMADED | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DIAMADTIA | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DVANADTVA | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DIAMADELIA | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | D) 4 (1 4 D T) (0 | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DIAMADELIC | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DIAMADTIA | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | DIAMADELIA | R<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | D) 4 / 4 4 C D 1 1 | R<br>V | PWMIF | PWMIE | 0<br>PWMRSTRT | PWMLVL | 0 | PWM7IN | PWM7INL | PWM7ENA | | | | | = Unimplemented or Reserved | | | | | | | Figure 13-2. PWM Register Summary (Sheet 3 of 3) # 13.3.2.1 PWM Enable Register (PWME) Each PWM channel has an enable bit (PWMEx) to start its waveform output. When any of the PWMEx bits are set (PWMEx = 1), the associated PWM output is enabled immediately. However, the actual PWM waveform is not available on the associated PWM output until its clock source begins its next cycle due to the synchronization of PWMEx and the clock source. #### **NOTE** The first PWM cycle after enabling the channel can be irregular. MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>1</sup> Intended for factory test purposes only. An exception to this is when channels are concatenated. Once concatenated mode is enabled (CONxx bits set in PWMCTL register), enabling/disabling the corresponding 16-bit PWM channel is controlled by the low order PWMEx bit. In this case, the high order bytes PWMEx bits have no effect and their corresponding PWM output lines are disabled. While in run mode, if all eight PWM channels are disabled (PWME7-0 = 0), the prescaler counter shuts off for power savings. Module Base + 0x0000 Figure 13-3. PWM Enable Register (PWME) Read: Anytime Write: Anytime Table 13-1. PWME Field Descriptions | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PWME7 | Pulse Width Channel 7 Enable 0 Pulse width channel 7 is disabled. 1 Pulse width channel 7 is enabled. The pulse modulated signal becomes available at PWM output bit 7 when its clock source begins its next cycle. | | 6<br>PWME6 | Pulse Width Channel 6 Enable 0 Pulse width channel 6 is disabled. 1 Pulse width channel 6 is enabled. The pulse modulated signal becomes available at PWM output bit6 when its clock source begins its next cycle. If CON67=1, then bit has no effect and PWM output line 6 is disabled. | | 5<br>PWME5 | Pulse Width Channel 5 Enable 0 Pulse width channel 5 is disabled. 1 Pulse width channel 5 is enabled. The pulse modulated signal becomes available at PWM output bit 5 when its clock source begins its next cycle. | | 4<br>PWME4 | <ul> <li>Pulse Width Channel 4 Enable</li> <li>0 Pulse width channel 4 is disabled.</li> <li>1 Pulse width channel 4 is enabled. The pulse modulated signal becomes available at PWM, output bit 4 when its clock source begins its next cycle. If CON45 = 1, then bit has no effect and PWM output bit4 is disabled.</li> </ul> | | 3<br>PWME3 | Pulse Width Channel 3 Enable 0 Pulse width channel 3 is disabled. 1 Pulse width channel 3 is enabled. The pulse modulated signal becomes available at PWM, output bit 3 when its clock source begins its next cycle. | | 2<br>PWME2 | Pulse Width Channel 2 Enable 0 Pulse width channel 2 is disabled. 1 Pulse width channel 2 is enabled. The pulse modulated signal becomes available at PWM, output bit 2 when its clock source begins its next cycle. If CON23 = 1, then bit has no effect and PWM output bit2 is disabled. | MC9S12KT256 Data Sheet, Rev. 1.16 Freescale Semiconductor 429 **Table 13-1. PWME Field Descriptions (continued)** | Field | Description | | | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1<br>PWME1 | Pulse Width Channel 1 Enable 0 Pulse width channel 1 is disabled. 1 Pulse width channel 1 is enabled. The pulse modulated signal becomes available at PWM, output bit 1 when its clock source begins its next cycle. | | | | 0<br>PWME0 | Pulse Width Channel 0 Enable 0 Pulse width channel 0 is disabled. 1 Pulse width channel 0 is enabled. The pulse modulated signal becomes available at PWM, output bit 0 when its clock source begins its next cycle. If CON01 = 1, then bit has no effect and PWM output line0 is disabled. | | | ## 13.3.2.2 PWM Polarity Register (PWMPOL) The starting polarity of each PWM channel waveform is determined by the associated PPOLx bit in the PWMPOL register. If the polarity bit is one, the PWM channel output is high at the beginning of the cycle and then goes low when the duty count is reached. Conversely, if the polarity bit is zero, the output starts low and then goes high when the duty count is reached. Module Base + 0x0001 Figure 13-4. PWM Polarity Register (PWMPOL) Read: Anytime Write: Anytime #### NOTE PPOLx register bits can be written anytime. If the polarity is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition Table 13-2. PWMPOL Field Descriptions | Field | Description | | | |-----------|----------------------------------------------------------------------------------------------------------------|--|--| | 7–0 | Pulse Width Channel 7–0 Polarity Bits | | | | PPOL[7:0] | 0 PWM channel 7–0 outputs are low at the beginning of the period, then go high when the duty count is reached. | | | | | 1 PWM channel 7–0 outputs are high at the beginning of the period, then go low when the duty count is reached. | | | # 13.3.2.3 PWM Clock Select Register (PWMCLK) Each PWM channel has a choice of two clocks to use as the clock source for that channel as described below. MC9S12KT256 Data Sheet, Rev. 1.16 #### Module Base + 0x0002 Figure 13-5. PWM Clock Select Register (PWMCLK) Read: Anytime Write: Anytime #### **NOTE** Register bits PCLK0 to PCLK7 can be written anytime. If a clock select is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition. **Table 13-3. PWMCLK Field Descriptions** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PCLK7 | Pulse Width Channel 7 Clock Select O Clock B is the clock source for PWM channel 7. Clock SB is the clock source for PWM channel 7. | | 6<br>PCLK6 | Pulse Width Channel 6 Clock Select Clock B is the clock source for PWM channel 6. Clock SB is the clock source for PWM channel 6. | | 5<br>PCLK5 | Pulse Width Channel 5 Clock Select Clock A is the clock source for PWM channel 5. Clock SA is the clock source for PWM channel 5. | | 4<br>PCLK4 | Pulse Width Channel 4 Clock Select Clock A is the clock source for PWM channel 4. Clock SA is the clock source for PWM channel 4. | | 3<br>PCLK3 | Pulse Width Channel 3 Clock Select Clock B is the clock source for PWM channel 3. Clock SB is the clock source for PWM channel 3. | | 2<br>PCLK2 | Pulse Width Channel 2 Clock Select Clock B is the clock source for PWM channel 2. Clock SB is the clock source for PWM channel 2. | | 1<br>PCLK1 | Pulse Width Channel 1 Clock Select Clock A is the clock source for PWM channel 1. Clock SA is the clock source for PWM channel 1. | | 0<br>PCLK0 | Pulse Width Channel 0 Clock Select 0 Clock A is the clock source for PWM channel 0. 1 Clock SA is the clock source for PWM channel 0. | # 13.3.2.4 PWM Prescale Clock Select Register (PWMPRCLK) This register selects the prescale clock source for clocks A and B independently. #### Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) #### Module Base + 0x0003 Figure 13-6. PWM Prescale Clock Select Register (PWMPRCLK) Read: Anytime Write: Anytime #### **NOTE** PCKB2-0 and PCKA2-0 register bits can be written anytime. If the clock pre-scale is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition. **Table 13-4. PWMPRCLK Field Descriptions** | Field | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>Prescaler Select for Clock B</b> — Clock B is one of two clock sources which can be used for channels 2, 3, 6, or 7. These three bits determine the rate of clock B, as shown in Table 13-5. | | | <b>Prescaler Select for Clock A</b> — Clock A is one of two clock sources which can be used for channels 0, 1, 4 or 5. These three bits determine the rate of clock A, as shown in Table 13-6. | **Table 13-5. Clock B Prescaler Selects** | PCKB2 | PCKB1 | PCKB0 | Value of Clock B | |-------|-------|-------|------------------| | 0 | 0 | 0 | Bus clock | | 0 | 0 | 1 | Bus clock / 2 | | 0 | 1 | 0 | Bus clock / 4 | | 0 | 1 | 1 | Bus clock / 8 | | 1 | 0 | 0 | Bus clock / 16 | | 1 | 0 | 1 | Bus clock / 32 | | 1 | 1 | 0 | Bus clock / 64 | | 1 | 1 | 1 | Bus clock / 128 | **Table 13-6. Clock A Prescaler Selects** | PCKA2 | PCKA1 | PCKA0 | Value of Clock A | |-------|-------|-------|------------------| | 0 | 0 | 0 | Bus clock | | 0 | 0 | 1 | Bus clock / 2 | | 0 | 1 | 0 | Bus clock / 4 | | 0 | 1 | 1 | Bus clock / 8 | | 1 | 0 | 0 | Bus clock / 16 | | 1 | 0 | 1 | Bus clock / 32 | | 1 | 1 | 0 | Bus clock / 64 | | 1 | 1 | 1 | Bus clock / 128 | MC9S12KT256 Data Sheet, Rev. 1.16 433 ### 13.3.2.5 PWM Center Align Enable Register (PWMCAE) The PWMCAE register contains eight control bits for the selection of center aligned outputs or left aligned outputs for each PWM channel. If the CAEx bit is set to a one, the corresponding PWM output will be center aligned. If the CAEx bit is cleared, the corresponding PWM output will be left aligned. See Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs" for a more detailed description of the PWM output modes. Module Base + 0x0004 Figure 13-7. PWM Center Align Enable Register (PWMCAE) Read: Anytime Write: Anytime #### NOTE Write these bits only when the corresponding channel is disabled. **Table 13-7. PWMCAE Field Descriptions** | Field | Description | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>CAE[7:0] | Center Aligned Output Modes on Channels 7–0 Channels 7–0 operate in left aligned output mode. Channels 7–0 operate in center aligned output mode. | # 13.3.2.6 PWM Control Register (PWMCTL) The PWMCTL register provides for various control of the PWM module. Module Base + 0x0005 Figure 13-8. PWM Control Register (PWMCTL) Read: Anytime Write: Anytime There are three control bits for concatenation, each of which is used to concatenate a pair of PWM channels into one 16-bit channel. When channels 6 and 7 are concatenated, channel 6 registers become the high order bytes of the double byte channel. When channels 4 and 5 are concatenated, channel 4 registers become the high order bytes of the double byte channel. When channels 2 and 3 are concatenated, channel #### Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) 2 registers become the high order bytes of the double byte channel. When channels 0 and 1 are concatenated, channel 0 registers become the high order bytes of the double byte channel. See Section 13.4.2.7, "PWM 16-Bit Functions" for a more detailed description of the concatenation PWM Function. #### **NOTE** Change these bits only when both corresponding channels are disabled. #### Table 13-8. PWMCTL Field Descriptions | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CON67 | Concatenate Channels 6 and 7 O Channels 6 and 7 are separate 8-bit PWMs. Channels 6 and 7 are concatenated to create one 16-bit PWM channel. Channel 6 becomes the high order byte and channel 7 becomes the low order byte. Channel 7 output pin is used as the output for this 16-bit PWM (bit 7 of port PWMP). Channel 7 clock select control-bit determines the clock source, channel 7 polarity bit determines the polarity, channel 7 enable bit enables the output and channel 7 center aligned enable bit determines the output mode. | | 6<br>CON45 | Concatenate Channels 4 and 5 0 Channels 4 and 5 are separate 8-bit PWMs. 1 Channels 4 and 5 are concatenated to create one 16-bit PWM channel. Channel 4 becomes the high order byte and channel 5 becomes the low order byte. Channel 5 output pin is used as the output for this 16-bit PWM (bit 5 of port PWMP). Channel 5 clock select control-bit determines the clock source, channel 5 polarity bit determines the polarity, channel 5 enable bit enables the output and channel 5 center aligned enable bit determines the output mode. | | 5<br>CON23 | Concatenate Channels 2 and 3 0 Channels 2 and 3 are separate 8-bit PWMs. 1 Channels 2 and 3 are concatenated to create one 16-bit PWM channel. Channel 2 becomes the high order byte and channel 3 becomes the low order byte. Channel 3 output pin is used as the output for this 16-bit PWM (bit 3 of port PWMP). Channel 3 clock select control-bit determines the clock source, channel 3 polarity bit determines the polarity, channel 3 enable bit enables the output and channel 3 center aligned enable bit determines the output mode. | | 4<br>CON01 | Concatenate Channels 0 and 1 0 Channels 0 and 1 are separate 8-bit PWMs. 1 Channels 0 and 1 are concatenated to create one 16-bit PWM channel. Channel 0 becomes the high order byte and channel 1 becomes the low order byte. Channel 1 output pin is used as the output for this 16-bit PWM (bit 1 of port PWMP). Channel 1 clock select control-bit determines the clock source, channel 1 polarity bit determines the polarity, channel 1 enable bit enables the output and channel 1 center aligned enable bit determines the output mode. | | 3<br>PSWAI | <ul> <li>PWM Stops in Wait Mode — Enabling this bit allows for lower power consumption in wait mode by disabling the input clock to the prescaler.</li> <li>0 Allow the clock to the prescaler to continue while in wait mode.</li> <li>1 Stop the input clock to the prescaler whenever the MCU is in wait mode.</li> </ul> | | 2<br>PFREZ | PWM Counters Stop in Freeze Mode — In freeze mode, there is an option to disable the input clock to the prescaler by setting the PFRZ bit in the PWMCTL register. If this bit is set, whenever the MCU is in freeze mode, the input clock to the prescaler is disabled. This feature is useful during emulation as it allows the PWM function to be suspended. In this way, the counters of the PWM can be stopped while in freeze mode so that once normal program flow is continued, the counters are re-enabled to simulate real-time operations. Since the registers can still be accessed in this mode, to re-enable the prescaler clock, either disable the PFRZ bit or exit freeze mode. O Allow PWM to continue while in freeze mode. Disable PWM input clock to the prescaler whenever the part is in freeze mode. This is useful for emulation. | MC9S12KT256 Data Sheet, Rev. 1.16 435 ### 13.3.2.7 Reserved Register (PWMTST) This register is reserved for factory testing of the PWM module and is not available in normal modes. Module Base + 0x0006 Figure 13-9. Reserved Register (PWMTST) Read: Always read \$00 in normal modes Write: Unimplemented in normal modes #### NOTE Writing to this register when in special modes can alter the PWM functionality. ### 13.3.2.8 Reserved Register (PWMPRSC) This register is reserved for factory testing of the PWM module and is not available in normal modes. Module Base + 0x0007 Figure 13-10. Reserved Register (PWMPRSC) Read: Always read \$00 in normal modes Write: Unimplemented in normal modes #### NOTE Writing to this register when in special modes can alter the PWM functionality. # 13.3.2.9 PWM Scale A Register (PWMSCLA) PWMSCLA is the programmable scale value used in scaling clock A to generate clock SA. Clock SA is generated by taking clock A, dividing it by the value in the PWMSCLA register and dividing that by two. Clock SA = Clock A / (2 \* PWMSCLA) #### NOTE When PWMSCLA = \$00, PWMSCLA value is considered a full scale value of 256. Clock A is thus divided by 512. Any value written to this register will cause the scale counter to load the new scale value (PWMSCLA). Module Base + 0x0008 Figure 13-11. PWM Scale A Register (PWMSCLA) Read: Anytime Write: Anytime (causes the scale counter to load the PWMSCLA value) ### 13.3.2.10 PWM Scale B Register (PWMSCLB) PWMSCLB is the programmable scale value used in scaling clock B to generate clock SB. Clock SB is generated by taking clock B, dividing it by the value in the PWMSCLB register and dividing that by two. Clock SB = Clock B / (2 \* PWMSCLB) #### **NOTE** When PWMSCLB = \$00, PWMSCLB value is considered a full scale value of 256. Clock B is thus divided by 512. Any value written to this register will cause the scale counter to load the new scale value (PWMSCLB). Module Base + 0x0009 Figure 13-12. PWM Scale B Register (PWMSCLB) Read: Anytime Write: Anytime (causes the scale counter to load the PWMSCLB value). # 13.3.2.11 Reserved Registers (PWMSCNTx) The registers PWMSCNTA and PWMSCNTB are reserved for factory testing of the PWM module and are not available in normal modes. Module Base + 0x000A, 0x000B Figure 13-13. Reserved Registers (PWMSCNTx) Read: Always read \$00 in normal modes Write: Unimplemented in normal modes #### NOTE Writing to these registers when in special modes can alter the PWM functionality. ### 13.3.2.12 PWM Channel Counter Registers (PWMCNTx) Each channel has a dedicated 8-bit up/down counter which runs at the rate of the selected clock source. The counter can be read at any time without affecting the count or the operation of the PWM channel. In left aligned output mode, the counter counts from 0 to the value in the period register - 1. In center aligned output mode, the counter counts from 0 up to the value in the period register and then back down to 0. Any value written to the counter causes the counter to reset to \$00, the counter direction to be set to up, the immediate load of both duty and period registers with values from the buffers, and the output to change according to the polarity bit. The counter is also cleared at the end of the effective period (see Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs" for more details). When the channel is disabled (PWMEx = 0), the PWMCNTx register does not count. When a channel becomes enabled (PWMEx = 1), the associated PWM counter starts at the count in the PWMCNTx register. For more detailed information on the operation of the counters, see Section 13.4.2.4, "PWM Timer Counters". In concatenated mode, writes to the 16-bit counter by using a 16-bit access or writes to either the low or high order byte of the counter will reset the 16-bit counter. Reads of the 16-bit counter must be made by 16-bit access to maintain data coherency. #### NOTE Writing to the counter while the channel is enabled can cause an irregular PWM cycle to occur. Module Base + 0x000C = PWMCNT0, 0x000D = PWMCNT1, 0x000E = PWMCNT2, 0x000F = PWMCNT3 Module Base + 0x0010 = PWMCNT4, 0x0011 = PWMCNT5, 0x0012 = PWMCNT6, 0x0013 = PWMCNT7 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|---|---|---|---|---|-------| | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 13-14. PWM Channel Counter Registers (PWMCNTx) Read: Anytime Write: Anytime (any value written causes PWM counter to be reset to \$00). ### 13.3.2.13 PWM Channel Period Registers (PWMPERx) There is a dedicated period register for each channel. The value in this register determines the period of the associated PWM channel. The period registers for each channel are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs: - The effective period ends - The counter is written (counter resets to \$00) - The channel is disabled In this way, the output of the PWM will always be either the old waveform or the new waveform, not some variation in between. If the channel is not enabled, then writes to the period register will go directly to the latches as well as the buffer. #### **NOTE** Reads of this register return the most recent value written. Reads do not necessarily return the value of the currently active period due to the double buffering scheme. See Section 13.4.2.3, "PWM Period and Duty" for more information. To calculate the output period, take the selected clock source period for the channel of interest (A, B, SA, or SB) and multiply it by the value in the period register for that channel: - Left aligned output (CAEx = 0) - PWMx Period=Channel Clock Period \* PWMPERx Center Aligned Output (CAEx=1) PWMx Period = Channel Clock Period \* (2 \* PWMPERx) For boundary case programming values, please refer to Section 13.4.2.8, "PWM Boundary Cases". Module Base + 0x0014 = PWMPER0, 0x0015 = PWMPER1, 0x0016 = PWMPER2, 0x0017 = PWMPER3 Module Base + 0x0018 = PWMPER4, 0x0019 = PWMPER5, 0x001A = PWMPER6, 0x001B = PWMPER7 Figure 13-15. PWM Channel Period Registers (PWMPERx) Read: Anytime Write: Anytime ### 13.3.2.14 PWM Channel Duty Registers (PWMDTYx) There is a dedicated duty register for each channel. The value in this register determines the duty of the associated PWM channel. The duty value is compared to the counter and if it is equal to the counter value a match occurs and the output changes state. The duty registers for each channel are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs: - The effective period ends - The counter is written (counter resets to \$00) - The channel is disabled In this way, the output of the PWM will always be either the old duty waveform or the new duty waveform, not some variation in between. If the channel is not enabled, then writes to the duty register will go directly to the latches as well as the buffer. #### **NOTE** Reads of this register return the most recent value written. Reads do not necessarily return the value of the currently active duty due to the double buffering scheme. See Section 13.4.2.3, "PWM Period and Duty" for more information. #### NOTE Depending on the polarity bit, the duty registers will contain the count of either the high time or the low time. If the polarity bit is one, the output starts high and then goes low when the duty count is reached, so the duty registers contain a count of the high time. If the polarity bit is zero, the output starts low and then goes high when the duty count is reached, so the duty registers contain a count of the low time. To calculate the output duty cycle (high time as a\% of period) for a particular channel: - Polarity = 0 (PPOL x = 0) Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100% - Polarity = 1 (PPOLx = 1) Duty Cycle = [PWMDTYx / PWMPERx] \* 100% For boundary case programming values, please refer to Section 13.4.2.8, "PWM Boundary Cases". Module Base + 0x001C = PWMDTY0, 0x001D = PWMDTY1, 0x001E = PWMDTY2, 0x001F = PWMDTY3 Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7 Figure 13-16. PWM Channel Duty Registers (PWMDTYx) Read: Anytime MC9S12KT256 Data Sheet, Rev. 1.16 Write: Anytime # 13.3.2.15 PWM Shutdown Register (PWMSDN) The PWMSDN register provides for the shutdown functionality of the PWM module in the emergency cases. For proper operation, channel 7 must be driven to the active level for a minimum of two bus clocks. Module Base + 0x0024 Figure 13-17. PWM Shutdown Register (PWMSDN) Read: Anytime Write: Anytime **Table 13-9. PWMSDN Field Descriptions** | Field | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PWMIF | <b>PWM Interrupt Flag</b> — Any change from passive to asserted (active) state or from active to passive state will be flagged by setting the PWMIF flag = 1. The flag is cleared by writing a logic 1 to it. Writing a 0 has no effect. 0 No change on PWM7IN input. 1 Change on PWM7IN input | | 6<br>PWMIE | PWM Interrupt Enable — If interrupt is enabled an interrupt to the CPU is asserted. 0 PWM interrupt is disabled. 1 PWM interrupt is enabled. | | 5<br>PWMRSTRT | <b>PWM Restart</b> — The PWM can only be restarted if the PWM channel input 7 is de-asserted. After writing a logic 1 to the PWMRSTRT bit (trigger event) the PWM channels start running after the corresponding counter passes next "counter == 0" phase. Also, if the PWM7ENA bit is reset to 0, the PWM do not start before the counter passes \$00. The bit is always read as "0". | | 4<br>PWMLVL | PWM Shutdown Output Level If active level as defined by the PWM7IN input, gets asserted all enabled PWM channels are immediately driven to the level defined by PWMLVL. 0 PWM outputs are forced to 0 1 Outputs are forced to 1. | | 2<br>PWM7IN | PWM Channel 7 Input Status — This reflects the current status of the PWM7 pin. | | 1<br>PWM7INL | PWM Shutdown Active Input Level for Channel 7 — If the emergency shutdown feature is enabled (PWM7ENA = 1), this bit determines the active level of the PWM7channel. 0 Active level is low 1 Active level is high | | 0<br>PWM7ENA | PWM Emergency Shutdown Enable — If this bit is logic 1, the pin associated with channel 7 is forced to input and the emergency shutdown feature is enabled. All the other bits in this register are meaningful only if PWM7ENA = 1. 0 PWM emergency feature disabled. 1 PWM emergency feature is enabled. | # 13.4 Functional Description #### 13.4.1 PWM Clock Select There are four available clocks: clock A, clock B, clock SA (scaled A), and clock SB (scaled B). These four clocks are based on the bus clock. Clock A and B can be software selected to be 1, 1/2, 1/4, 1/8,..., 1/64, 1/128 times the bus clock. Clock SA uses clock A as an input and divides it further with a reloadable counter. Similarly, clock SB uses clock B as an input and divides it further with a reloadable counter. The rates available for clock SA are software selectable to be clock A divided by 2, 4, 6, 8,..., or 512 in increments of divide by 2. Similar rates are available for clock SB. Each PWM channel has the capability of selecting one of two clocks, either the pre-scaled clock (clock A or B) or the scaled clock (clock SA or SB). The block diagram in Figure 13-18 shows the four different clocks and how the scaled clocks are created. #### 13.4.1.1 Prescale The input clock to the PWM prescaler is the bus clock. It can be disabled whenever the part is in freeze mode by setting the PFRZ bit in the PWMCTL register. If this bit is set, whenever the MCU is in freeze mode (freeze mode signal active) the input clock to the prescaler is disabled. This is useful for emulation in order to freeze the PWM. The input clock can also be disabled when all eight PWM channels are disabled (PWME7-0 = 0). This is useful for reducing power by disabling the prescale counter. Clock A and clock B are scaled values of the input clock. The value is software selectable for both clock A and clock B and has options of 1, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, or 1/128 times the bus clock. The value selected for clock A is determined by the PCKA2, PCKA1, PCKA0 bits in the PWMPRCLK register. The value selected for clock B is determined by the PCKB2, PCKB1, PCKB0 bits also in the PWMPRCLK register. #### 13.4.1.2 Clock Scale The scaled A clock uses clock A as an input and divides it further with a user programmable value and then divides this by 2. The scaled B clock uses clock B as an input and divides it further with a user programmable value and then divides this by 2. The rates available for clock SA are software selectable to be clock A divided by 2, 4, 6, 8,..., or 512 in increments of divide by 2. Similar rates are available for clock SB. Figure 13-18. PWM Clock Select Block Diagram Clock A is used as an input to an 8-bit down counter. This down counter loads a user programmable scale value from the scale register (PWMSCLA). When the down counter reaches one, a pulse is output and the 8-bit counter is re-loaded. The output signal from this circuit is further divided by two. This gives a greater range with only a slight reduction in granularity. Clock SA equals clock A divided by two times the value in the PWMSCLA register. #### NOTE Clock SA = Clock A / (2 \* PWMSCLA) When PWMSCLA = \$00, PWMSCLA value is considered a full scale value of 256. Clock A is thus divided by 512. Similarly, clock B is used as an input to an 8-bit down counter followed by a divide by two producing clock SB. Thus, clock SB equals clock B divided by two times the value in the PWMSCLB register. #### **NOTE** Clock SB = Clock B / (2 \* PWMSCLB) When PWMSCLB = \$00, PWMSCLB value is considered a full scale value of 256. Clock B is thus divided by 512. As an example, consider the case in which the user writes \$FF into the PWMSCLA register. Clock A for this case will be E divided by 4. A pulse will occur at a rate of once every 255x4 E cycles. Passing this through the divide by two circuit produces a clock signal at an E divided by 2040 rate. Similarly, a value of \$01 in the PWMSCLA register when clock A is E divided by 4 will produce a clock at an E divided by 8 rate. Writing to PWMSCLA or PWMSCLB causes the associated 8-bit down counter to be re-loaded. Otherwise, when changing rates the counter would have to count down to \$01 before counting at the proper rate. Forcing the associated counter to re-load the scale register value every time PWMSCLA or PWMSCLB is written prevents this. #### **NOTE** Writing to the scale registers while channels are operating can cause irregularities in the PWM outputs. #### 13.4.1.3 Clock Select Each PWM channel has the capability of selecting one of two clocks. For channels 0, 1, 4, and 5 the clock choices are clock A or clock SA. For channels 2, 3, 6, and 7 the choices are clock B or clock SB. The clock selection is done with the PCLKx control bits in the PWMCLK register. #### NOTE Changing clock control bits while channels are operating can cause irregularities in the PWM outputs. #### 13.4.2 PWM Channel Timers The main part of the PWM module are the actual timers. Each of the timer channels has a counter, a period register and a duty register (each are 8-bit). The waveform output period is controlled by a match between the period register and the value in the counter. The duty is controlled by a match between the duty register and the counter value and causes the state of the output to change during the period. The starting polarity of the output is also selectable on a per channel basis. Shown below in Figure 13-19 is the block diagram for the PWM timer. Figure 13-19. PWM Timer Channel Block Diagram #### 13.4.2.1 PWM Enable Each PWM channel has an enable bit (PWMEx) to start its waveform output. When any of the PWMEx bits are set (PWMEx = 1), the associated PWM output signal is enabled immediately. However, the actual PWM waveform is not available on the associated PWM output until its clock source begins its next cycle due to the synchronization of PWMEx and the clock source. An exception to this is when channels are concatenated. Refer to Section 13.4.2.7, "PWM 16-Bit Functions" for more detail. #### **NOTE** The first PWM cycle after enabling the channel can be irregular. MC9S12KT256 Data Sheet, Rev. 1.16 On the front end of the PWM timer, the clock is enabled to the PWM circuit by the PWMEx bit being high. There is an edge-synchronizing circuit to guarantee that the clock will only be enabled or disabled at an edge. When the channel is disabled (PWMEx = 0), the counter for the channel does not count. ### **13.4.2.2 PWM Polarity** Each channel has a polarity bit to allow starting a waveform cycle with a high or low signal. This is shown on the block diagram as a mux select of either the Q output or the $\overline{Q}$ output of the PWM output flip flop. When one of the bits in the PWMPOL register is set, the associated PWM channel output is high at the beginning of the waveform, then goes low when the duty count is reached. Conversely, if the polarity bit is zero, the output starts low and then goes high when the duty count is reached. # 13.4.2.3 PWM Period and Duty Dedicated period and duty registers exist for each channel and are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs: - The effective period ends - The counter is written (counter resets to \$00) - The channel is disabled In this way, the output of the PWM will always be either the old waveform or the new waveform, not some variation in between. If the channel is not enabled, then writes to the period and duty registers will go directly to the latches as well as the buffer. A change in duty or period can be forced into effect "immediately" by writing the new value to the duty and/or period registers and then writing to the counter. This forces the counter to reset and the new duty and/or period values to be latched. In addition, since the counter is readable, it is possible to know where the count is with respect to the duty value and software can be used to make adjustments #### NOTE When forcing a new period or duty into effect immediately, an irregular PWM cycle can occur. Depending on the polarity bit, the duty registers will contain the count of either the high time or the low time. #### 13.4.2.4 PWM Timer Counters Each channel has a dedicated 8-bit up/down counter which runs at the rate of the selected clock source (see Section 13.4.1, "PWM Clock Select" for the available clock sources and rates). The counter compares to two registers, a duty register and a period register as shown in Figure 13-19. When the PWM counter matches the duty register, the output flip-flop changes state, causing the PWM waveform to also change state. A match between the PWM counter and the period register behaves differently depending on what output mode is selected as shown in Figure 13-19 and described in Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs". #### Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) Each channel counter can be read at anytime without affecting the count or the operation of the PWM channel. Any value written to the counter causes the counter to reset to \$00, the counter direction to be set to up, the immediate load of both duty and period registers with values from the buffers, and the output to change according to the polarity bit. When the channel is disabled (PWMEx = 0), the counter stops. When a channel becomes enabled (PWMEx = 1), the associated PWM counter continues from the count in the PWMCNTx register. This allows the waveform to continue where it left off when the channel is re-enabled. When the channel is disabled, writing "0" to the period register will cause the counter to reset on the next selected clock. #### **NOTE** If the user wants to start a new "clean" PWM waveform without any "history" from the old waveform, the user must write to channel counter (PWMCNTx) prior to enabling the PWM channel (PWMEx = 1). Generally, writes to the counter are done prior to enabling a channel in order to start from a known state. However, writing a counter can also be done while the PWM channel is enabled (counting). The effect is similar to writing the counter when the channel is disabled, except that the new period is started immediately with the output set according to the polarity bit. #### **NOTE** Writing to the counter while the channel is enabled can cause an irregular PWM cycle to occur. The counter is cleared at the end of the effective period (see Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs" for more details). | Counter Clears (\$00) | Counter Counts | Counter Stops | |--------------------------------------------|--------------------------------------------------------------------|------------------------------------------| | When PWMCNTx register written to any value | When PWM channel is enabled (PWMEx = 1). Counts from last value in | When PWM channel is disabled (PWMEx = 0) | | Effective period ends | PWMCNTx. | | **Table 13-10. PWM Timer Counter Conditions** # 13.4.2.5 Left Aligned Outputs The PWM timer provides the choice of two types of outputs, left aligned or center aligned. They are selected with the CAEx bits in the PWMCAE register. If the CAEx bit is cleared (CAEx = 0), the corresponding PWM output will be left aligned. In left aligned output mode, the 8-bit counter is configured as an up counter only. It compares to two registers, a duty register and a period register as shown in the block diagram in Figure 13-19. When the PWM counter matches the duty register the output flip-flop changes state causing the PWM waveform to also change state. A match between the PWM counter and the period register resets the counter and the output flip-flop, as shown in Figure 13-19, as well as performing a load from the double buffer period and duty register to the associated registers, as described in Section 13.4.2.3, "PWM Period and Duty". The counter counts from 0 to the value in the period register – 1. MC9S12KT256 Data Sheet, Rev. 1.16 #### **NOTE** Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel. Figure 13-20. PWM Left Aligned Output Waveform To calculate the output frequency in left aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by the value in the period register for that channel. - PWMx Frequency = Clock (A, B, SA, or SB) / PWMPERx - PWMx Duty Cycle (high time as a\% of period): - Polarity = 0 (PPOLx = 0) - Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100% - Polarity = 1 (PPOLx = 1) Duty Cycle = [PWMDTYx / PWMPERx] \* 100% As an example of a left aligned output, consider the following case: ``` Clock Source = E, where E = 10 MHz (100 ns period) PPOLx = 0 PWMPERx = 4 PWMDTYx = 1 PWMx Frequency = 10 MHz/4 = 2.5 MHz PWMx Period = 400 ns PWMx Duty Cycle = 3/4 *100% = 75% ``` The output waveform generated is shown in Figure 13-21. Figure 13-21. PWM Left Aligned Output Example Waveform ### 13.4.2.6 Center Aligned Outputs For center aligned output mode selection, set the CAEx bit (CAEx = 1) in the PWMCAE register and the corresponding PWM output will be center aligned. The 8-bit counter operates as an up/down counter in this mode and is set to up whenever the counter is equal to \$00. The counter compares to two registers, a duty register and a period register as shown in the block diagram in Figure 13-19. When the PWM counter matches the duty register, the output flip-flop changes state, causing the PWM waveform to also change state. A match between the PWM counter and the period register changes the counter direction from an up-count to a down-count. When the PWM counter decrements and matches the duty register again, the output flip-flop changes state causing the PWM output to also change state. When the PWM counter decrements and reaches zero, the counter direction changes from a down-count back to an up-count and a load from the double buffer period and duty registers to the associated registers is performed, as described in Section 13.4.2.3, "PWM Period and Duty". The counter counts from 0 up to the value in the period register and then back down to 0. Thus the effective period is PWMPERx\*2. #### **NOTE** Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel. Figure 13-22. PWM Center Aligned Output Waveform To calculate the output frequency in center aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by twice the value in the period register for that channel. - PWMx Frequency = Clock (A, B, SA, or SB) / (2\*PWMPERx) - PWMx Duty Cycle (high time as a% of period): — Polarity = $$0$$ (PPOLx = $0$ ) — Polarity = $$1 \text{ (PPOLx = 1)}$$ #### Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) As an example of a center aligned output, consider the following case: ``` Clock Source = E, where E = 10 MHz (100 ns period) PPOLx = 0 PWMPERx = 4 PWMDTYx = 1 PWMx Frequency = 10 MHz/8 = 1.25 MHz PWMx Period = 800 ns PWMx Duty Cycle = 3/4 *100% = 75% ``` Shown in Figure 13-23 is the output waveform generated. Figure 13-23. PWM Center Aligned Output Example Waveform #### 13.4.2.7 PWM 16-Bit Functions The PWM timer also has the option of generating 8-channels of 8-bits or 4-channels of 16-bits for greater PWM resolution. This 16-bit channel option is achieved through the concatenation of two 8-bit channels. The PWMCTL register contains four control bits, each of which is used to concatenate a pair of PWM channels into one 16-bit channel. Channels 6 and 7 are concatenated with the CON67 bit, channels 4 and 5 are concatenated with the CON45 bit, channels 2 and 3 are concatenated with the CON23 bit, and channels 0 and 1 are concatenated with the CON01 bit. #### **NOTE** Change these bits only when both corresponding channels are disabled. When channels 6 and 7 are concatenated, channel 6 registers become the high order bytes of the double byte channel, as shown in Figure 13-24. Similarly, when channels 4 and 5 are concatenated, channel 4 registers become the high order bytes of the double byte channel. When channels 2 and 3 are concatenated, channel 2 registers become the high order bytes of the double byte channel. When channels 0 and 1 are concatenated, channel 0 registers become the high order bytes of the double byte channel. When using the 16-bit concatenated mode, the clock source is determined by the low order 8-bit channel clock select control bits. That is channel 7 when channels 6 and 7 are concatenated, channel 5 when channels 4 and 5 are concatenated, channel 3 when channels 2 and 3 are concatenated, and channel 1 when channels 0 and 1 are concatenated. The resulting PWM is output to the pins of the corresponding low order 8-bit channel as also shown in Figure 13-24. The polarity of the resulting PWM output is controlled by the PPOLx bit of the corresponding low order 8-bit channel as well. Figure 13-24. PWM 16-Bit Mode Once concatenated mode is enabled (CONxx bits set in PWMCTL register), enabling/disabling the corresponding 16-bit PWM channel is controlled by the low order PWMEx bit. In this case, the high order bytes PWMEx bits have no effect and their corresponding PWM output is disabled. In concatenated mode, writes to the 16-bit counter by using a 16-bit access or writes to either the low or high order byte of the counter will reset the 16-bit counter. Reads of the 16-bit counter must be made by 16-bit access to maintain data coherency. MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) Either left aligned or center aligned output mode can be used in concatenated mode and is controlled by the low order CAEx bit. The high order CAEx bit has no effect. Table 13-11 is used to summarize which channels are used to set the various control bits when in 16-bit mode. | CONxx | PWMEx | PPOLx | PCLKx | CAEx | PWMx<br>Output | |-------|-------|-------|-------|------|----------------| | CON67 | PWME7 | PPOL7 | PCLK7 | CAE7 | PWM7 | | CON45 | PWME5 | PPOL5 | PCLK5 | CAE5 | PWM5 | | CON23 | PWME3 | PPOL3 | PCLK3 | CAE3 | PWM3 | | CON01 | PWME1 | PPOL1 | PCLK1 | CAE1 | PWM1 | Table 13-11. 16-bit Concatenation Mode Summary # 13.4.2.8 PWM Boundary Cases Table 13-12 summarizes the boundary conditions for the PWM regardless of the output mode (left aligned or center aligned) and 8-bit (normal) or 16-bit (concatenation). | PWMDTYx | PWMPERx | PPOLx | PWMx Output | |-----------------------------|-----------------------------------------|-------|-------------| | \$00<br>(indicates no duty) | >\$00 | 1 | Always low | | \$00<br>(indicates no duty) | >\$00 | 0 | Always high | | XX | \$00 <sup>1</sup> (indicates no period) | 1 | Always high | | XX | \$00 <sup>1</sup> (indicates no period) | 0 | Always low | | >= PWMPERx | XX | 1 | Always high | | >= PWMPERx | XX | 0 | Always low | Table 13-12. PWM Boundary Cases #### 13.5 Resets The reset state of each individual bit is listed within the Section 13.3.2, "Register Descriptions" which details the registers and their bit-fields. All special functions or modes which are initialized during or just following reset are described within this section. - The 8-bit up/down counter is configured as an up counter out of reset. - All the channels are disabled and all the counters do not count. MC9S12KT256 Data Sheet, Rev. 1.16 Counter = \$00 and does not count. # 13.6 Interrupts The PWM module has only one interrupt which is generated at the time of emergency shutdown, if the corresponding enable bit (PWMIE) is set. This bit is the enable for the interrupt. The interrupt flag PWMIF is set whenever the input level of the PWM7 channel changes while PWM7ENA = 1 or when PWMENA is being asserted while the level at PWM7 is active. In stop mode or wait mode (with the PSWAI bit set), the emergency shutdown feature will drive the PWM outputs to their shutdown output levels but the PWMIF flag will not be set. A description of the registers involved and affected due to this interrupt is explained in Section 13.3.2.15, "PWM Shutdown Register (PWMSDN)". The PWM block only generates the interrupt and does not service it. The interrupt signal name is PWM interrupt signal. # Chapter 14 Timer Module (TIM16B8CV1) Block Description Table 14-1. TIM\_16B4C Revision History | Version<br>Number | Revision Dates | Effective<br>Date | Author | Description of Changes | |-------------------|----------------|-------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------| | 01.05 | 05 May 2010 | 05 May 2010 | | -in 14.3.2.8/14-466,add Table 14-11<br>-in 14.3.2.11/14-470,TCRE bit description part,add Note<br>-in 14.4.3/14-479,add Figure 14-29 | ### 14.1 Introduction The basic timer consists of a 16-bit, software-programmable counter driven by a seven-stage programmable prescaler. This timer can be used for many purposes, including input waveform measurements while simultaneously generating an output waveform. Pulse widths can vary from microseconds to many seconds. This timer contains 8 complete input capture/output compare channels and one pulse accumulator. The input capture function is used to detect a selected transition edge and record the time. The output compare function is used for generating output signals or for timer software delays. The 16-bit pulse accumulator is used to operate as a simple event counter or a gated time accumulator. The pulse accumulator shares timer channel 7 when in event mode. A full access for the counter registers or the input capture/output compare registers should take place in one clock cycle. Accessing high byte and low byte separately for all of these registers may not yield the same result as accessing them in one word. #### **14.1.1** Features The TIM16B8CV1 includes these distinctive features: - Eight input capture/output compare channels. - Clock prescaling. - 16-bit counter. - 16-bit pulse accumulator. # 14.1.2 Modes of Operation Stop: Timer is off because clocks are stopped. Freeze: Timer counter keep on running, unless TSFRZ in TSCR (0x0006) is set to 1. #### Chapter 14 Timer Module (TIM16B8CV1) Block Description Wait: Counters keep on running, unless TSWAI in TSCR (0x0006) is set to 1. Normal: Timer counter keep on running, unless TEN in TSCR (0x0006) is cleared to 0. ## 14.1.3 Block Diagrams Figure 14-1. TIM16B8CV1 Block Diagram Figure 14-2. 16-Bit Pulse Accumulator Block Diagram Figure 14-3. Interrupt Flag Setting Figure 14-4. Channel 7 Output Compare/Pulse Accumulator Logic #### **NOTE** For more information see the respective functional descriptions in Section 14.4, "Functional Description," of this document. # 14.2 External Signal Description The TIM16B8CV1 module has a total of eight external pins. # 14.2.1 IOC7 — Input Capture and Output Compare Channel 7 Pin This pin serves as input capture or output compare for channel 7. This can also be configured as pulse accumulator input. # 14.2.2 IOC6 — Input Capture and Output Compare Channel 6 Pin This pin serves as input capture or output compare for channel 6. # 14.2.3 IOC5 — Input Capture and Output Compare Channel 5 Pin This pin serves as input capture or output compare for channel 5. # 14.2.4 IOC4 — Input Capture and Output Compare Channel 4 Pin This pin serves as input capture or output compare for channel 4. Pin # 14.2.5 IOC3 — Input Capture and Output Compare Channel 3 Pin This pin serves as input capture or output compare for channel 3. # 14.2.6 IOC2 — Input Capture and Output Compare Channel 2 Pin This pin serves as input capture or output compare for channel 2. ### 14.2.7 IOC1 — Input Capture and Output Compare Channel 1 Pin This pin serves as input capture or output compare for channel 1. # 14.2.8 IOC0 — Input Capture and Output Compare Channel 0 Pin This pin serves as input capture or output compare for channel 0. #### NOTE For the description of interrupts see Section 14.6, "Interrupts". # 14.3 Memory Map and Register Definition This section provides a detailed description of all memory and registers. # 14.3.1 Module Memory Map The memory map for the TIM16B8CV1 module is given below in Table 14-2. The address listed for each register is the address offset. The total address for each register is the sum of the base address for the TIM16B8CV1 module and the address offset for each register. Table 14-2. TIM16B8CV1 Memory Map | Address Offset | Use | Access | |-----------------|---------------------------------------------------------|------------------| | 0x0000 | Timer Input Capture/Output Compare Select (TIOS) | R/W | | 0x0001 | Timer Compare Force Register (CFORC) | R/W <sup>1</sup> | | 0x0002 | Output Compare 7 Mask Register (OC7M) | R/W | | 0x0003 | Output Compare 7 Data Register (OC7D) | R/W | | 0x0004 | Timer Count Register (TCNT(hi)) | R/W <sup>2</sup> | | 0x0005 | Timer Count Register (TCNT(lo)) | R/W <sup>2</sup> | | 0x0006 | Timer System Control Register1 (TSCR1) | R/W | | 0x0007 | Timer Toggle Overflow Register (TTOV) | R/W | | 0x0008 | Timer Control Register1 (TCTL1) | R/W | | 0x0009 | Timer Control Register2 (TCTL2) | R/W | | 0x000A | Timer Control Register3 (TCTL3) | R/W | | 0x000B | Timer Control Register4 (TCTL4) | R/W | | 0x000C | Timer Interrupt Enable Register (TIE) | R/W | | 0x000D | Timer System Control Register2 (TSCR2) | R/W | | 0x000E | Main Timer Interrupt Flag1 (TFLG1) | R/W | | 0x000F | Main Timer Interrupt Flag2 (TFLG2) | R/W | | 0x0010 | Timer Input Capture/Output Compare Register 0 (TC0(hi)) | R/W <sup>3</sup> | | 0x0011 | Timer Input Capture/Output Compare Register 0 (TC0(lo)) | R/W <sup>3</sup> | | 0x0012 | Timer Input Capture/Output Compare Register 1 (TC1(hi)) | R/W <sup>3</sup> | | 0x0013 | Timer Input Capture/Output Compare Register 1 (TC1(lo)) | R/W <sup>3</sup> | | 0x0014 | Timer Input Capture/Output Compare Register 2 (TC2(hi)) | R/W <sup>3</sup> | | 0x0015 | Timer Input Capture/Output Compare Register 2 (TC2(lo)) | R/W <sup>3</sup> | | 0x0016 | Timer Input Capture/Output Compare Register 3 (TC3(hi)) | R/W <sup>3</sup> | | 0x0017 | Timer Input Capture/Output Compare Register 3 (TC3(lo)) | R/W <sup>3</sup> | | 0x0018 | Timer Input Capture/Output Compare Register4 (TC4(hi)) | R/W <sup>3</sup> | | 0x0019 | Timer Input Capture/Output Compare Register 4 (TC4(Io)) | R/W <sup>3</sup> | | 0x001A | Timer Input Capture/Output Compare Register 5 (TC5(hi)) | R/W <sup>3</sup> | | 0x001B | Timer Input Capture/Output Compare Register 5 (TC5(lo)) | R/W <sup>3</sup> | | 0x001C | Timer Input Capture/Output Compare Register 6 (TC6(hi)) | R/W <sup>3</sup> | | 0x001D | Timer Input Capture/Output Compare Register 6 (TC6(Io)) | R/W <sup>3</sup> | | 0x001E | Timer Input Capture/Output Compare Register 7 (TC7(hi)) | R/W <sup>3</sup> | | 0x001F | Timer Input Capture/Output Compare Register 7 (TC7(lo)) | R/W <sup>3</sup> | | 0x0020 | 16-Bit Pulse Accumulator Control Register (PACTL) | R/W | | 0x0021 | Pulse Accumulator Flag Register (PAFLG) | R/W | | 0x0022 | Pulse Accumulator Count Register (PACNT(hi)) | R/W | | 0x0023 | Pulse Accumulator Count Register (PACNT(lo)) | R/W | | 0x0024 - 0x002C | Reserved | _4 | | 0x002D | Timer Test Register (TIMTST) | R/W <sup>2</sup> | | 0x002E - 0x002F | Reserved | _ 4 | <sup>&</sup>lt;sup>1</sup> Always read 0x0000. MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>2</sup> Only writable in special modes (test\_mode = 1). <sup>&</sup>lt;sup>3</sup> Write to these registers have no meaning or effect during input capture. # 14.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|--------|-----------|-------------|---------|--------|--------|-------|-------| | 0x0000<br>TIOS | R<br>W | IOS7 | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | | | | | | | | | | | | | 0x0001<br>CFORC | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CFORC | W | FOC7 | FOC6 | FOC5 | FOC4 | FOC3 | FOC2 | FOC1 | FOC0 | | 0x0002<br>OC7M | R<br>W | OC7M7 | OC7M6 | OC7M5 | OC7M4 | ОС7М3 | OC7M2 | OC7M1 | ОС7М0 | | 0x0003<br>OC7D | R<br>W | OC7D7 | OC7D6 | OC7D5 | OC7D4 | OC7D3 | OC7D2 | OC7D1 | OC7D0 | | 0x0004<br>TCNTH | R<br>W | TCNT15 | TCNT14 | TCNT13 | TCNT12 | TCNT11 | TCNT10 | TCNT9 | TCNT8 | | 0x0005<br>TCNTL | R<br>W | TCNT7 | TCNT6 | TCNT5 | TCNT4 | TCNT3 | TCNT2 | TCNT1 | TCNT0 | | 0x0006<br>TSCR1 | R<br>W | TEN | TSWAI | TSFRZ | TFFCA | 0 | 0 | 0 | 0 | | 0x0007<br>TTOV | R<br>W | TOV7 | TOV6 | TOV5 | TOV4 | TOV3 | TOV2 | TOV1 | TOV0 | | 0x0008<br>TCTL1 | R<br>W | OM7 | OL7 | OM6 | OL6 | OM5 | OL5 | OM4 | OL4 | | 0x0009<br>TCTL2 | R<br>W | ОМЗ | OL3 | OM2 | OL2 | OM1 | OL1 | ОМО | OL0 | | 0x000A<br>TCTL3 | R<br>W | EDG7B | EDG7A | EDG6B | EDG6A | EDG5B | EDG5A | EDG4B | EDG4A | | 0x000B<br>TCTL4 | R<br>W | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | | [ | | = Unimple | mented or R | eserved | | | | | Figure 14-5. TIM16B8CV1 Register Summary MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>4</sup> Write has no effect; return 0 on read | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------------------|--------|---------|-----------|-------------|---------|---------|---------|--------|--------| | 0x000C<br>TIE | R<br>W | C7I | C6I | C5I | C4I | C3I | C2I | C1I | COI | | 0x000D<br>TSCR2 | R<br>W | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | 0x000E<br>TFLG1 | R<br>W | C7F | C6F | C5F | C4F | C3F | C2F | C1F | C0F | | 0x000F<br>TFLG2 | R<br>W | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0010–0x001F | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | TCxH–TCxL | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0020<br>PACTL | R<br>W | 0 | PAEN | PAMOD | PEDGE | CLK1 | CLK0 | PAOVI | PAI | | 0x0021<br>PAFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | PAOVF | PAIF | | 0x0022<br>PACNTH | R<br>W | PACNT15 | PACNT14 | PACNT13 | PACNT12 | PACNT11 | PACNT10 | PACNT9 | PACNT8 | | 0x0023<br>PACNTL | R<br>W | PACNT7 | PACNT6 | PACNT5 | PACNT4 | PACNT3 | PACNT2 | PACNT1 | PACNT0 | | 0x0024–0x002F<br>Reserved | R<br>W | | | | | | | | | | | | | = Unimple | mented or R | eserved | | | | | Figure 14-5. TIM16B8CV1 Register Summary (continued) # 14.3.2.1 Timer Input Capture/Output Compare Select (TIOS) Figure 14-6. Timer Input Capture/Output Compare Select (TIOS) Read: Anytime Write: Anytime **Table 14-3. TIOS Field Descriptions** | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>IOS[7:0] | Input Capture or Output Compare Channel Configuration 1 The corresponding channel acts as an input capture. 2 The corresponding channel acts as an output compare. | # 14.3.2.2 Timer Compare Force Register (CFORC) Module Base + 0x0001 Figure 14-7. Timer Compare Force Register (CFORC) Read: Anytime but will always return 0x0000 (1 state is transient) Write: Anytime **Table 14-4. CFORC Field Descriptions** | Field | Description | | | | | | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7:0<br>FOC[7:0] | Force Output Compare Action for Channel 7:0 — A write to this register with the corresponding data bit(s) set causes the action which is programmed for output compare "x" to occur immediately. The action taken is the same as if a successful comparison had just taken place with the TCx register except the interrupt flag does not get set. Note: A successful channel 7 output compare overrides any channel 6:0 compares. If forced output compare on any channel occurs at the same time as the successful output compare then forced output compare action will take precedence and interrupt flag won't get set. | | | | | | | # 14.3.2.3 Output Compare 7 Mask Register (OC7M) Module Base + 0x0002 Figure 14-8. Output Compare 7 Mask Register (OC7M) Read: Anytime Write: Anytime MC9S12KT256 Data Sheet, Rev. 1.16 **Table 14-5. OC7M Field Descriptions** | Field | Description | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7:0<br>OC7M[7:0] | Output Compare 7 Mask — Setting the OC7Mx (x ranges from 0 to 6) will set the corresponding port to be an output port when the corresponding TIOSx (x ranges from 0 to 6) bit is set to be an output compare. Note: A successful channel 7 output compare overrides any channel 6:0 compares. For each OC7M bit that is set, the output compare action reflects the corresponding OC7D bit. | | | | | | # 14.3.2.4 Output Compare 7 Data Register (OC7D) Module Base + 0x0003 Figure 14-9. Output Compare 7 Data Register (OC7D) Read: Anytime Write: Anytime Table 14-6. OC7D Field Descriptions | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>OC7D[7:0] | Output Compare 7 Data — A channel 7 output compare can cause bits in the output compare 7 data register to transfer to the timer port data register depending on the output compare 7 mask register. | # 14.3.2.5 Timer Count Register (TCNT) Module Base + 0x0004 Figure 14-10. Timer Count Register High (TCNTH) Module Base + 0x0005 Figure 14-11. Timer Count Register Low (TCNTL) 464 Freescale Semiconductor #### MC9S12KT256 Data Sheet, Rev. 1.16 The 16-bit main timer is an up counter. A full access for the counter register should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word. Read: Anytime Write: Has no meaning or effect in the normal mode; only writable in special modes (test\_mode = 1). The period of the first count after a write to the TCNT registers may be a different size because the write is not synchronized with the prescaler clock. ## 14.3.2.6 Timer System Control Register 1 (TSCR1) Module Base + 0x0006 Figure 14-12. Timer System Control Register 1 (TSCR1) Read: Anytime Write: Anytime **Table 14-7. TSCR1 Field Descriptions** | Field | Description | | | | | | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7<br>TEN | Timer Enable 0 Disables the main timer, including the counter. Can be used for reducing power consumption. 1 Allows the timer to function normally. If for any reason the timer is not active, there is no ÷64 clock for the pulse accumulator because the ÷64 is generated by the timer prescaler. | | | | | | | 6<br>TSWAI | Timer Module Stops While in Wait O Allows the timer module to continue running during wait. Disables the timer module when the MCU is in the wait mode. Timer interrupts cannot be used to get the MCU out of wait. TSWAI also affects pulse accumulator. | | | | | | **Table 14-7. TSCR1 Field Descriptions (continued)** | Field | Description | | | | | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 5<br>TSFRZ | Timer Stops While in Freeze Mode 0 Allows the timer counter to continue running while in freeze mode. 1 Disables the timer counter whenever the MCU is in freeze mode. This is useful for emulation. TSFRZ does not stop the pulse accumulator. | | | | | | 4<br>TFFCA | Timer Fast Flag Clear All O Allows the timer flag clearing to function normally. For TFLG1(0x000E), a read from an input capture or a write to the output compare channel (0x0010–0x001F) causes the corresponding channel flag, CnF, to be cleared. For TFLG2 (0x000F), any access to the TCNT register (0x0004, 0x0005) clears the TOF flag. Any access to the PACNT registers (0x0022, 0x0023) clears the PAOVF and PAIF flags in the PAFLG register (0x0021). This has the advantage of eliminating software overhead in a separate clear sequence. Extra care is required to avoid accidental flag clearing due to unintended accesses. | | | | | # 14.3.2.7 Timer Toggle On Overflow Register 1 (TTOV) Module Base + 0x0007 Figure 14-13. Timer Toggle On Overflow Register 1 (TTOV) Read: Anytime Write: Anytime **Table 14-8. TTOV Field Descriptions** | Field | Description | | | | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7:0<br>TOV[7:0] | Toggle On Overflow Bits — TOVx toggles output compare pin on overflow. This feature only takes effect when in output compare mode. When set, it takes precedence over forced output compare but not channel 7 override events. 0 Toggle output compare pin on overflow feature disabled. 1 Toggle output compare pin on overflow feature enabled. | | | | | | | # 14.3.2.8 Timer Control Register 1/Timer Control Register 2 (TCTL1/TCTL2) Module Base + 0x0008 Figure 14-14. Timer Control Register 1 (TCTL1) MC9S12KT256 Data Sheet, Rev. 1.16 #### Module Base + 0x0009 Figure 14-15. Timer Control Register 2 (TCTL2) Read: Anytime Write: Anytime Table 14-9. TCTL1/TCTL2 Field Descriptions | Field | Description | | | | | | | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7:0<br>OMx | Output Mode — These eight pairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. Note: To enable output action by OMx bits on timer port, the corresponding bit in OC7M should be cleared. | | | | | | | | 7:0<br>OLx | Output Level — These eight pairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. Note: To enable output action by OLx bits on timer port, the corresponding bit in OC7M should be cleared. | | | | | | | **Table 14-10. Compare Result Output Action** | OMx | OLx | Action | | | | |-----|-----|------------------------------------------|--|--|--| | 0 | 0 | Timer disconnected from output pin logic | | | | | 0 | 1 | Toggle OCx output line | | | | | 1 | 0 | Clear OCx output line to zero | | | | | 1 | 1 | Set OCx output line to one | | | | To operate the 16-bit pulse accumulator independently of input capture or output compare 7 and 0 respectively the user must set the corresponding bits IOSx = 1, OMx = 0 and OLx = 0. OC7M7 in the OC7M register must also be cleared. To enable output action using the OM7 and OL7 bits on the timer port, the corresponding bit OC7M7 in the OC7M register must also be cleared. The settings for these bits can be seen in Table 14-11 Table 14-11. The OC7 and OCx event priority | OC7M7=0 | | | | OC7M7=1 | | | | |--------------------------------|---------|------------------------------|---------|--------------------------|--------------------------------------|----------------------------|---------| | OC7Mx=1 | | OC7Mx=0 | | OC7Mx=1 | | OC7Mx=0 | | | TC7=TCx | TC7>TCx | TC7=TCx | TC7>TCx | TC7=TCx | TC7>TCx | TC7=TCx | TC7>TCx | | IOCx=OC7Dx<br>IOC7=OM7/O<br>L7 | | IOCx=OMx/OLx<br>IOC7=OM7/OL7 | | IOCx=OC7Dx<br>IOC7=OC7D7 | IOCx=OC7Dx<br>+OMx/OLx<br>IOC7=OC7D7 | IOCx=OMx/OLx<br>IOC7=OC7D7 | | MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 14 Timer Module (TIM16B8CV1) Block Description Note: in Table 14-11, the IOS7 and IOSx should be set to 1 IOSx is the register TIOS bit x, OC7Mx is the register OC7M bit x, TCx is timer Input Capture/Output Compare register, IOCx is channel x, OMx/OLx is the register TCTL1/TCTL2, OC7Dx is the register OC7D bit x. IOCx = OC7Dx + OMx/OLx, means that both OC7 event and OCx event will change channel x value. #### 14.3.2.9 Timer Control Register 3/Timer Control Register 4 (TCTL3 and TCTL4) Module Base + 0x000A Figure 14-16. Timer Control Register 3 (TCTL3) Module Base + 0x000B Figure 14-17. Timer Control Register 4 (TCTL4) Read: Anytime Write: Anytime. Table 14-12. TCTL3/TCTL4 Field Descriptions | Field | Description | |-----------------------|--------------------------------------------------------------------------------------------------------------------| | 7:0<br>EDGnB<br>EDGnA | Input Capture Edge Control — These eight pairs of control bits configure the input capture edge detector circuits. | **Table 14-13. Edge Detector Circuit Configuration** | EDGnB | EDGnA | Configuration | | |-------|-------|-----------------------------------------|--| | 0 | 0 | Capture disabled | | | 0 | 1 | Capture on rising edges only | | | 1 | 0 | Capture on falling edges only | | | 1 | 1 | Capture on any edge (rising or falling) | | #### 14.3.2.10 Timer Interrupt Enable Register (TIE) Module Base + 0x000C Figure 14-18. Timer Interrupt Enable Register (TIE) Read: Anytime Write: Anytime. **Table 14-14. TIE Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Input Capture/Output Compare "x" Interrupt Enable — The bits in TIE correspond bit-for-bit with the bits in the TFLG1 status register. If cleared, the corresponding flag is disabled from causing a hardware interrupt. If set, the corresponding flag is enabled to cause a interrupt. | ## 14.3.2.11 Timer System Control Register 2 (TSCR2) Module Base + 0x000D Figure 14-19. Timer System Control Register 2 (TSCR2) Read: Anytime Write: Anytime. **Table 14-15. TSCR2 Field Descriptions** | Field | Description | | | | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7<br>TOI | Timer Overflow Interrupt Enable 0 Interrupt inhibited. 1 Hardware interrupt requested when TOF flag set. | | | | | | 3<br>TCRE | Timer Counter Reset Enable — This bit allows the timer counter to be reset by a successful output compare 7 event. This mode of operation is similar to an up-counting modulus counter. 0 Counter reset inhibited and counter free runs. 1 Counter reset by a successful output compare 7. Note: If TC7 = 0x0000 and TCRE = 1, TCNT will stay at 0x0000 continuously. If TC7 = 0xFFFF and TCRE = 1, TOF will never be set when TCNT is reset from 0xFFFF to 0x0000. Note: TCRE=1 and TC7!=0, the TCNT cycle period will be TC7 x "prescaler counter width" + "1 Bus Clock", for a more detail explanation please refer to Section 14.4.3, "Output Compare | | | | | | 2<br>PR[2:0] | <b>Timer Prescaler Select</b> — These three bits select the frequency of the timer prescaler clock derived from the Bus Clock as shown in Table 14-16. | | | | | **Table 14-16. Timer Clock Selection** | PR2 | PR1 | PR0 | Timer Clock | |-----|-----|-----|-----------------| | 0 | 0 | 0 | Bus Clock / 1 | | 0 | 0 | 1 | Bus Clock / 2 | | 0 | 1 | 0 | Bus Clock / 4 | | 0 | 1 | 1 | Bus Clock / 8 | | 1 | 0 | 0 | Bus Clock / 16 | | 1 | 0 | 1 | Bus Clock / 32 | | 1 | 1 | 0 | Bus Clock / 64 | | 1 1 | | 1 | Bus Clock / 128 | #### **NOTE** The newly selected prescale factor will not take effect until the next synchronized edge where all prescale counter stages equal zero. ## 14.3.2.12 Main Timer Interrupt Flag 1 (TFLG1) Module Base + 0x000E Figure 14-20. Main Timer Interrupt Flag 1 (TFLG1) Read: Anytime MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 14 Timer Module (TIM16B8CV1) Block Description Write: Used in the clearing mechanism (set bits cause corresponding bits to be cleared). Writing a zero will not affect current status of the bit. **Table 14-17. TRLG1 Field Descriptions** | Field | Description | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>C[7:0]F | Input Capture/Output Compare Channel "x" Flag — These flags are set when an input capture or output compare event occurs. Clearing requires writing a one to the corresponding flag bit when TEN is set to one. | | | When TFFCA bit in TSCR register is set, a read from an input capture or a write into an output compare channel (0x0010–0x001F) will cause the corresponding channel flag CxF to be cleared. | ### 14.3.2.13 Main Timer Interrupt Flag 2 (TFLG2) Module Base + 0x000F Figure 14-21. Main Timer Interrupt Flag 2 (TFLG2) TFLG2 indicates when interrupt conditions have occurred. To clear a bit in the flag register, write the bit to one while TEN of TSCR1 is set to one. Read: Anytime Write: Used in clearing mechanism (set bits cause corresponding bits to be cleared). Any access to TCNT will clear TFLG2 register if the TFFCA bit in TSCR register is set. **Table 14-18. TRLG2 Field Descriptions** | Field | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TOF | <b>Timer Overflow Flag</b> — Set when 16-bit free-running timer overflows from 0xFFFF to 0x0000. Clearing this bit requires writing a one to bit 7 of TFLG2 register while TEN bit of TSCR1 is set to one. (See also TCRE control bit explanation.) | ## 14.3.2.14 Timer Input Capture/Output Compare Registers High and Low 0–7 (TCxH and TCxL) Figure 14-22. Timer Input Capture/Output Compare Register x High (TCxH) Figure 14-23. Timer Input Capture/Output Compare Register x Low (TCxL) Depending on the TIOS bit for the corresponding channel, these registers are used to latch the value of the free-running counter when a defined transition is sensed by the corresponding input capture edge detector or to trigger an output action for output compare. Read: Anytime Write: Anytime for output compare function. Writes to these registers have no meaning or effect during input capture. All timer input capture/output compare registers are reset to 0x0000. #### **NOTE** Read/Write access in byte mode for high byte should takes place before low byte otherwise it will give a different result. ### 14.3.2.15 16-Bit Pulse Accumulator Control Register (PACTL) Module Base + 0x0020 Figure 14-24. 16-Bit Pulse Accumulator Control Register (PACTL) When PAEN is set, the PACT is enabled. The PACT shares the input pin with IOC7. Read: Any time Write: Any time **Table 14-19. PACTL Field Descriptions** | Field | Description | | | | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 6<br>PAEN | Pulse Accumulator System Enable — PAEN is independent from TEN. With timer disabled, the pulse accumulator can function unless pulse accumulator is disabled. 0 16-Bit Pulse Accumulator system disabled. 1 Pulse Accumulator system enabled. | | | | | 5<br>PAMOD | Pulse Accumulator Mode — This bit is active only when the Pulse Accumulator is enabled (PAEN = 1). See Table 14-20. 0 Event counter mode. 1 Gated time accumulation mode. | | | | | 4<br>PEDGE | Pulse Accumulator Edge Control — This bit is active only when the Pulse Accumulator is enabled (PAEN = 1). For PAMOD bit = 0 (event counter mode). See Table 14-20. 0 Falling edges on IOC7 pin cause the count to be incremented. 1 Rising edges on IOC7 pin cause the count to be incremented. For PAMOD bit = 1 (gated time accumulation mode). 0 IOC7 input pin high enables M (bus clock) divided by 64 clock to Pulse Accumulator and the trailing falling edge on IOC7 sets the PAIF flag. 1 IOC7 input pin low enables M (bus clock) divided by 64 clock to Pulse Accumulator and the trailing rising edge on IOC7 sets the PAIF flag. | | | | | 3:2<br>CLK[1:0] | Clock Select Bits — Refer to Table 14-21. | | | | | 1<br>PAOVI | Pulse Accumulator Overflow Interrupt Enable I Interrupt requested if PAOVF is set. | | | | | 0<br>PAI | Pulse Accumulator Input Interrupt Enable 0 Interrupt inhibited. 1 Interrupt requested if PAIF is set. | | | | Table 14-20. Pin Action | PAMOD | PEDGE | Pin Action | | | |-------|-------|----------------------------------------------|--|--| | 0 | 0 | Falling edge | | | | 0 | 1 | Rising edge | | | | 1 | 0 | Div. by 64 clock enabled with pin high level | | | | 1 | 1 | Div. by 64 clock enabled with pin low level | | | #### **NOTE** If the timer is not active (TEN = 0 in TSCR), there is no divide-by-64 because the $\div$ 64 clock is generated by the timer prescaler. **Table 14-21. Timer Clock Selection** | CLK1 | CLK0 | Timer Clock | | | |------|------|--------------------------------------------------|--|--| | 0 | 0 | Use timer prescaler clock as timer counter clock | | | | 0 | 1 | Use PACLK as input to timer counter clock | | | | 1 | 0 | Use PACLK/256 as timer counter clock frequency | | | | 1 | 1 | Use PACLK/65536 as timer counter clock frequency | | | For the description of PACLK please refer Figure 14-24. If the pulse accumulator is disabled (PAEN = 0), the prescaler clock from the timer is always used as an input clock to the timer counter. The change from one selected clock to the other happens immediately after these bits are written. ## 14.3.2.16 Pulse Accumulator Flag Register (PAFLG) Module Base + 0x0021 Figure 14-25. Pulse Accumulator Flag Register (PAFLG) Read: Anytime Write: Anytime When the TFFCA bit in the TSCR register is set, any access to the PACNT register will clear all the flags in the PAFLG register. Timer module must stay enabled (TEN =1) while clearing thse bits. Freescale Semiconductor 475 MC9S12KT256 Data Sheet, Rev. 1.16 #### Chapter 14 Timer Module (TIM16B8CV1) Block Description #### **Table 14-22. PAFLG Field Descriptions** | Field | Description | | | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1<br>PAOVF | Pulse Accumulator Overflow Flag — Set when the 16-bit pulse accumulator overflows from 0xFFFF to 0x0000 Clearing this bit requires wirting a one to this bit in the PAFLG register while TEN bit of TSCR1 register is set to one. | | | | | | | 0<br>PAIF | Pulse Accumulator Input edge Flag — Set when the selected edge is detected at the IOC7 input pin.In event mode the event edge triggers PAIF and in gated time accumulation mode the trailing edge of the gate signal at the IOC7 input pin triggers PAIF. | | | | | | | | Clearing this bit requires writing a one to this bit in the PAFLG register while TEN bit of TSCR1 register is set to one. Any access to the PACNT register will clear all the flags in this register when TFFCA bit in register TSCR(0x0006) is set. | | | | | | #### 14.3.2.17 Pulse Accumulators Count Registers (PACNT) Module Base + 0x0022 Figure 14-26. Pulse Accumulator Count Register High (PACNTH) Module Base + 0x0023 Figure 14-27. Pulse Accumulator Count Register Low (PACNTL) Read: Anytime Write: Anytime These registers contain the number of active input edges on its input pin since the last reset. When PACNT overflows from 0xFFFF to 0x0000, the Interrupt flag PAOVF in PAFLG (0x0021) is set. Full count register access should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word. #### NOTE Reading the pulse accumulator counter registers immediately after an active edge on the pulse accumulator input pin may miss the last count because the input has to be synchronized with the bus clock first. ## 14.4 Functional Description This section provides a complete functional description of the timer TIM16B8CV1 block. Please refer to the detailed timer block diagram in Figure 14-28 as necessary. Figure 14-28. Detailed Timer Block Diagram #### 14.4.1 Prescaler The prescaler divides the bus clock by 1,2,4,8,16,32,64 or 128. The prescaler select bits, PR[2:0], select the prescaler divisor. PR[2:0] are in timer system control register 2 (TSCR2). MC9S12KT256 Data Sheet, Rev. 1.16 #### 14.4.2 Input Capture Clearing the I/O (input/output) select bit, IOSx, configures channel x as an input capture channel. The input capture function captures the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the timer transfers the value in the timer counter into the timer channel registers, TCx. The minimum pulse width for the input capture input is greater than two bus clocks. An input capture on channel x sets the CxF flag. The CxI bit enables the CxF flag to generate interrupt requests. Timer module must stay enabled (TEN bit of TSCR1 must be set to one) while clearing CxF (writing one to CxF). #### 14.4.3 Output Compare Setting the I/O select bit, IOSx, configures channel x as an output compare channel. The output compare function can generate a periodic pulse with a programmable polarity, duration, and frequency. When the timer counter reaches the value in the channel registers of an output compare channel, the timer can set, clear, or toggle the channel pin. An output compare on channel x sets the CxF flag. The CxI bit enables the CxF flag to generate interrupt requests. Timer module must stay enabled (TEN bit of TSCR1 register must be set to one) while clearing CxF (writing one to CxF). The output mode and level bits, OMx and OLx, select set, clear, toggle on output compare. Clearing both OMx and OLx disconnects the pin from the output logic. Setting a force output compare bit, FOCx, causes an output compare on channel x. A forced output compare does not set the channel flag. A successful output compare on channel 7 overrides output compares on all other output compare channels. The output compare 7 mask register masks the bits in the output compare 7 data register. The timer counter reset enable bit, TCRE, enables channel 7 output compares to reset the timer counter. A channel 7 output compare can reset the timer counter even if the IOC7 pin is being used as the pulse accumulator input. Writing to the timer port bit of an output compare pin does not affect the pin state. The value written is stored in an internal latch. When the pin becomes available for general-purpose output, the last value written to the bit appears at the pin. When TCRE is set and TC7 is not equal to 0, then TCNT will cycle from 0 to TC7. When TCNT reaches TC7 value, it will last only one bus cycle then reset to 0. Note: in Figure 14-29, if PR[2:0] is equal to 0, one prescaler counter equal to one bus clock Figure 14-29. The TCNT cycle diagram under TCRE=1 condition #### 14.4.4 Pulse Accumulator The pulse accumulator (PACNT) is a 16-bit counter that can operate in two modes: Event counter mode — Counting edges of selected polarity on the pulse accumulator input pin, PAI. Gated time accumulation mode — Counting pulses from a divide-by-64 clock. The PAMOD bit selects the mode of operation. The minimum pulse width for the PAI input is greater than two bus clocks. #### 14.4.5 Event Counter Mode Clearing the PAMOD bit configures the PACNT for event counter operation. An active edge on the IOC7 pin increments the pulse accumulator counter. The PEDGE bit selects falling edges or rising edges to increment the count. #### NOTE The PACNT input and timer channel 7 use the same pin IOC7. To use the IOC7, disconnect it from the output logic by clearing the channel 7 output mode and output level bits, OM7 and OL7. Also clear the channel 7 output compare 7 mask bit, OC7M7. The Pulse Accumulator counter register reflect the number of active input edges on the PACNT input pin since the last reset. The PAOVF bit is set when the accumulator rolls over from 0xFFFF to 0x0000. The pulse accumulator overflow interrupt enable bit, PAOVI, enables the PAOVF flag to generate interrupt requests. #### NOTE The pulse accumulator counter can operate in event counter mode even when the timer enable bit, TEN, is clear. #### 14.4.6 Gated Time Accumulation Mode Setting the PAMOD bit configures the pulse accumulator for gated time accumulation operation. An active level on the PACNT input pin enables a divided-by-64 clock to drive the pulse accumulator. The PEDGE bit selects low levels or high levels to enable the divided-by-64 clock. The trailing edge of the active level at the IOC7 pin sets the PAIF. The PAI bit enables the PAIF flag to generate interrupt requests. The pulse accumulator counter register reflect the number of pulses from the divided-by-64 clock since the last reset. #### **NOTE** The timer prescaler generates the divided-by-64 clock. If the timer is not active, there is no divided-by-64 clock. #### 14.5 Resets The reset state of each individual bit is listed within Section 14.3, "Memory Map and Register Definition" which details the registers and their bit fields. ## 14.6 Interrupts This section describes interrupts originated by the TIM16B8CV1 block. Table 14-23 lists the interrupts generated by the TIM16B8CV1 to communicate with the MCU. | Interrupt | Offset <sup>1</sup> | Vector <sup>1</sup> | Priority <sup>1</sup> | Source | Description | |-----------|---------------------|---------------------|-----------------------|-------------------------------|-----------------------------------------------| | C[7:0]F | _ | _ | _ | Timer Channel 7-0 | Active high timer channel interrupts 7–0 | | PAOVI | _ | _ | _ | Pulse Accumulator<br>Input | Active high pulse accumulator input interrupt | | PAOVF | _ | _ | _ | Pulse Accumulator<br>Overflow | Pulse accumulator overflow interrupt | | TOF | _ | | _ | Timer Overflow | Timer Overflow interrupt | Table 14-23. TIM16B8CV1 Interrupts The TIM16B8CV1 uses a total of 11 interrupt vectors. The interrupt vector offsets and interrupt numbers are chip dependent. ## 14.6.1 Channel [7:0] Interrupt (C[7:0]F) This active high outputs will be asserted by the module to request a timer channel 7 - 0 interrupt to be serviced by the system controller. <sup>&</sup>lt;sup>1</sup> Chip Dependent. Chapter 14 Timer Module (TIM16B8CV1) Block Description ## 14.6.2 Pulse Accumulator Input Interrupt (PAOVI) This active high output will be asserted by the module to request a timer pulse accumulator input interrupt to be serviced by the system controller. ## 14.6.3 Pulse Accumulator Overflow Interrupt (PAOVF) This active high output will be asserted by the module to request a timer pulse accumulator overflow interrupt to be serviced by the system controller. ## 14.6.4 Timer Overflow Interrupt (TOF) This active high output will be asserted by the module to request a timer overflow interrupt to be serviced by the system controller. Chapter 14 Timer Module (TIM16B8CV1) Block Description MC9S12KT256 Data Sheet, Rev. 1.16 Chapter 14 Timer Module (TIM16B8CV1) Block Description MC9S12KT256 Data Sheet, Rev. 1.16 # Chapter 15 Dual Output Voltage Regulator (VREG3V3V2) Block Description #### 15.1 Introduction The VREG3V3V2 is a dual output voltage regulator providing two separate 2.5 V (typical) supplies differing in the amount of current that can be sourced. The regulator input voltage range is from 3.3 V up to 5 V (typical). #### **15.1.1** Features The block VREG3V3V2 includes these distinctive features: - Two parallel, linear voltage regulators - Bandgap reference - Low-voltage detect (LVD) with low-voltage interrupt (LVI) - Power-on reset (POR) - Low-voltage reset (LVR) ## 15.1.2 Modes of Operation There are three modes VREG3V3V2 can operate in: - Full-performance mode (FPM) (MCU is not in stop mode) - The regulator is active, providing the nominal supply voltage of 2.5 V with full current sourcing capability at both outputs. Features LVD (low-voltage detect), LVR (low-voltage reset), and POR (power-on reset) are available. - Reduced-power mode (RPM) (MCU is in stop mode) - The purpose is to reduce power consumption of the device. The output voltage may degrade to a lower value than in full-performance mode, additionally the current sourcing capability is substantially reduced. Only the POR is available in this mode, LVD and LVR are disabled. - Shutdown mode - Controlled by V<sub>REGEN</sub> (see device overview chapter for connectivity of V<sub>REGEN</sub>). - This mode is characterized by minimum power consumption. The regulator outputs are in a high impedance state, only the POR feature is available, LVD and LVR are disabled. - This mode must be used to disable the chip internal regulator VREG3V3V2, i.e., to bypass the VREG3V3V2 to use external supplies. ### 15.1.3 Block Diagram Figure 15-1 shows the function principle of VREG3V3V2 by means of a block diagram. The regulator core REG consists of two parallel sub-blocks, REG1 and REG2, providing two independent output voltages. Figure 15-1. VREG3V3 Block Diagram ## 15.2 External Signal Description Due to the nature of VREG3V3V2 being a voltage regulator providing the chip internal power supply voltages most signals are power supply signals connected to pads. Table 15-1 shows all signals of VREG3V3V2 associated with pins. Table 15-1. VREG3V3V2 — Signal Properties | Name | Port | Function | Reset State | Pull Up | |-------------------------------|------|----------------------------------------------|-------------|---------| | $V_{DDR}$ | | VREG3V3V2 power input (positive supply) | _ | _ | | V <sub>DDA</sub> | _ | VREG3V3V2 quiet input (positive supply) | _ | _ | | V <sub>SSA</sub> | _ | VREG3V3V2 quiet input (ground) | _ | _ | | V <sub>DD</sub> | _ | VREG3V3V2 primary output (positive supply) | _ | _ | | V <sub>SS</sub> | _ | VREG3V3V2 primary output (ground) | _ | _ | | V <sub>DDPLL</sub> | _ | VREG3V3V2 secondary output (positive supply) | _ | _ | | V <sub>SSPLL</sub> | | VREG3V3V2 secondary output (ground) | _ | _ | | V <sub>REGEN</sub> (optional) | _ | VREG3V3V2 (Optional) Regulator Enable | _ | _ | #### NOTE Check device overview chapter for connectivity of the signals. ## 15.2.1 V<sub>DDR</sub> — Regulator Power Input Signal $V_{DDR}$ is the power input of VREG3V3V2. All currents sourced into the regulator loads flow through this pin. A chip external decoupling capacitor (100 nF...220 nF, X7R ceramic) between $V_{DDR}$ and $V_{SSR}$ can smoothen ripple on $V_{DDR}$ . For entering shutdown mode, pin $V_{DDR}$ should also be tied to ground on devices without a $V_{REGEN}$ pin. ## 15.2.2 V<sub>DDA</sub>, V<sub>SSA</sub> — Regulator Reference Supply Signals $V_{DDA}/V_{SSA}$ which are supposed to be relatively quiet are used to supply the analog parts of the regulator. Internal precision reference circuits are supplied from these signals. A chip external decoupling capacitor (100 nF...220 nF, X7R ceramic) between $V_{DDA}$ and $V_{SSA}$ can further improve the quality of this supply. ## 15.2.3 V<sub>DD</sub>, V<sub>SS</sub> — Regulator Output1 (Core Logic) Signals $V_{DD}/V_{SS}$ are the primary outputs of VREG3V3V2 that provide the power supply for the core logic. These signals are connected to device pins to allow external decoupling capacitors (100 nF...220 nF, X7R ceramic). In shutdown mode an external supply at $V_{DD}/V_{SS}$ can replace the voltage regulator. ## 15.2.4 V<sub>DDPLL</sub>, V<sub>SSPLL</sub> — Regulator Output2 (PLL) Signals $V_{DDPLL}/V_{SSPLL}$ are the secondary outputs of VREG3V3V2 that provide the power supply for the PLL and oscillator. These signals are connected to device pins to allow external decoupling capacitors (100 nF...220 nF, X7R ceramic). In shutdown mode an external supply at V<sub>DDPLL</sub>/V<sub>SSPLL</sub> can replace the voltage regulator. ## 15.2.5 V<sub>REGEN</sub> — Optional Regulator Enable This optional signal is used to shutdown VREG3V3V2. In that case $V_{DD}/V_{SS}$ and $V_{DDPLL}/V_{SSPLL}$ must be provided externally. shutdown mode is entered with $V_{REGEN}$ being low. If $V_{REGEN}$ is high, the VREG3V3V2 is either in full-performance mode or in reduced-power mode. For the connectivity of V<sub>REGEN</sub> see device overview chapter. #### NOTE Switching from FPM or RPM to shutdown of VREG3V3V2 and vice versa is not supported while the MCU is powered. ## 15.3 Memory Map and Register Definition This subsection provides a detailed description of all registers accessible in VREG3V3V2. ## 15.3.1 Module Memory Map Figure 15-2 provides an overview of all used registers. Table 15-2. VREG3V3V2 Memory Map | Address<br>Offset | Use | Access | |-------------------|---------------------------------------|--------| | 0x0000 | VREG3V3V2 Control Register (VREGCTRL) | R/W | #### 15.3.2 Register Descriptions The following paragraphs describe, in address order, all the VREG3V3V2 registers and their individual bits. #### 15.3.2.1 VREG3V3V2 — Control Register (VREGCTRL) The VREGCTRL register allows to separately enable features of VREG3V3V2. Module Base + 0x0000 Figure 15-2. VREG3V3 — Control Register (VREGCTRL) Table 15-3. MCCTL1 Field Descriptions | Field | Description | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>LVDS | <ul> <li>Low-Voltage Detect Status Bit — This read-only status bit reflects the input voltage. Writes have no effect.</li> <li>Input voltage V<sub>DDA</sub> is above level V<sub>LVID</sub> or RPM or shutdown mode.</li> <li>Input voltage V<sub>DDA</sub> is below level V<sub>LVIA</sub> and FPM.</li> </ul> | | 1<br>LVIE | Low-Voltage Interrupt Enable Bit 0 Interrupt request is disabled. 1 Interrupt will be requested whenever LVIF is set. | | 0<br>LVIF | Low-Voltage Interrupt Flag — LVIF is set to 1 when LVDS status bit changes. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (LVIE = 1), LVIF causes an interrupt request. 0 No change in LVDS bit. 1 LVDS bit has changed. | #### **NOTE** On entering the reduced-power mode the LVIF is not cleared by the VREG3V3V2. ## 15.4 Functional Description Block VREG3V3V2 is a voltage regulator as depicted in Figure 15-1. The regulator functional elements are the regulator core (REG), a low-voltage detect module (LVD), a power-on reset module (POR) and a low-voltage reset module (LVR). There is also the regulator control block (CTRL) which represents the interface to the digital core logic but also manages the operating modes of VREG3V3V2. Chapter 15 Dual Output Voltage Regulator (VREG3V3V2) Block Description #### **REG** — Regulator Core 15.4.1 VREG3V3V2, respectively its regulator core has two parallel, independent regulation loops (REG1 and REG2) that differ only in the amount of current that can be sourced to the connected loads. Therefore, only REG1 providing the supply at $V_{DD}/V_{SS}$ is explained. The principle is also valid for REG2. The regulator is a linear series regulator with a bandgap reference in its full-performance mode and a voltage clamp in reduced-power mode. All load currents flow from input $V_{DDR}$ to $V_{SSPLL}$ , the reference circuits are connected to V<sub>DDA</sub> and V<sub>SSA</sub>. #### 15.4.2 **Full-Performance Mode** In full-performance mode, a fraction of the output voltage (V<sub>DD</sub>) and the bandgap reference voltage are fed to an operational amplifier. The amplified input voltage difference controls the gate of an output driver which basically is a large NMOS transistor connected to the output. #### 15.4.3 Reduced-Power Mode In reduced-power mode, the driver gate is connected to a buffered fraction of the input voltage (V<sub>DDR</sub>). The operational amplifier and the bandgap are disabled to reduce power consumption. #### 15.4.4 LVD — Low-Voltage Detect sub-block LVD is responsible for generating the low-voltage interrupt (LVI). LVD monitors the input voltage (V<sub>DDA</sub>–V<sub>SSA</sub>) and continuously updates the status flag LVDS. Interrupt flag LVIF is set whenever status flag LVDS changes its value. The LVD is available in FPM and is inactive in reduced-power mode and shutdown mode. #### POR — Power-On Reset 15.4.5 This functional block monitors output V<sub>DD</sub>. If V<sub>DD</sub> is below V<sub>PORD</sub>, signal POR is high, if it exceeds V<sub>PORD</sub>, the signal goes low. The transition to low forces the CPU in the power-on sequence. Due to its role during chip power-up this module must be active in all operating modes of VREG3V3V2. #### LVR — Low-Voltage Reset 15.4.6 Block LVR monitors the primary output voltage $V_{DD}$ . If it drops below the assertion level $(V_{LVRA})$ signal LVR asserts and when rising above the deassertion level (V<sub>LVRD</sub>) signal LVR negates again. The LVR function is available only in full-performance mode. #### CTRL — Regulator Control 15.4.7 This part contains the register block of VREG3V3V2 and further digital functionality needed to control the operating modes. CTRL also represents the interface to the digital core logic. 492 #### 15.5 Resets This subsection describes how VREG3V3V2 controls the reset of the MCU. The reset values of registers and signals are provided in Section 15.3, "Memory Map and Register Definition". Possible reset sources are listed in Table 15-4. Table 15-4. VREG3V3V2 — Reset Sources | Reset Source | Local Enable | |-------------------|-----------------------------------------| | Power-on reset | Always active | | Low-voltage reset | Available only in full-performance mode | #### 15.5.1 Power-On Reset During chip power-up the digital core may not work if its supply voltage $V_{DD}$ is below the POR deassertion level ( $V_{PORD}$ ). Therefore, signal POR which forces the other blocks of the device into reset is kept high until $V_{DD}$ exceeds $V_{PORD}$ . Then POR becomes low and the reset generator of the device continues the start-up sequence. The power-on reset is active in all operation modes of VREG3V3V2. #### 15.5.2 Low-Voltage Reset For details on low-voltage reset see Section 15.4.6, "LVR — Low-Voltage Reset". ## 15.6 Interrupts This subsection describes all interrupts originated by VREG3V3V2. The interrupt vectors requested by VREG3V3V2 are listed in Table 15-5. Vector addresses and interrupt priorities are defined at MCU level. Table 15-5. VREG3V3V2 — Interrupt Vectors | Interrupt Source | Local Enable | | | |-----------------------------|---------------------------------------------------|--|--| | Low Voltage Interrupt (LVI) | LVIE = 1; Available only in full-performance mode | | | ## 15.6.1 LVI — Low-Voltage Interrupt In FPM VREG3V3V2 monitors the input voltage $V_{DDA}$ . Whenever $V_{DDA}$ drops below level $V_{LVIA}$ the status bit LVDS is set to 1. Vice versa, LVDS is reset to 0 when $V_{DDA}$ rises above level $V_{LVID}$ . An interrupt, indicated by flag LVIF = 1, is triggered by any change of the status bit LVDS if interrupt enable bit LVIE = 1. #### NOTE On entering the reduced-power mode, the LVIF is not cleared by the VREG3V3V2. MC9S12KT256 Data Sheet, Rev. 1.16 # Chapter 16 Background Debug Module (BDMV4) Block Description #### 16.1 Introduction This section describes the functionality of the background debug module (BDM) sub-block of the HCS12 core platform. A block diagram of the BDM is shown in Figure 16-1. Figure 16-1. BDM Block Diagram The background debug module (BDM) sub-block is a single-wire, background debug system implemented in on-chip hardware for minimal CPU intervention. All interfacing with the BDM is done via the BKGD pin. BDMV4 has enhanced capability for maintaining synchronization between the target and host while allowing more flexibility in clock rates. This includes a sync signal to show the clock rate and a handshake signal to indicate when an operation is complete. The system is backwards compatible with older external interfaces. #### 16.1.1 Features - Single-wire communication with host development system - BDMV4 (and BDM2): Enhanced capability for allowing more flexibility in clock rates - BDMV4: SYNC command to determine communication rate - BDMV4: GO\_UNTIL command - BDMV4: Hardware handshake protocol to increase the performance of the serial communication - Active out of reset in special single-chip mode #### Chapter 16 Background Debug Module (BDMV4) Block Description - Nine hardware commands using free cycles, if available, for minimal CPU intervention - Hardware commands not requiring active BDM - 15 firmware commands execute from the standard BDM firmware lookup table - Instruction tagging capability - Software control of BDM operation during wait mode - Software selectable clocks - When secured, hardware commands are allowed to access the register space in special single-chip mode, if the FLASH and EEPROM erase tests fail. #### 16.1.2 Modes of Operation BDM is available in all operating modes but must be enabled before firmware commands are executed. Some system peripherals may have a control bit which allows suspending the peripheral function during background debug mode. #### 16.1.2.1 Regular Run Modes All of these operations refer to the part in run mode. The BDM does not provide controls to conserve power during run mode. - Normal operation General operation of the BDM is available and operates the same in all normal modes. - Special single-chip mode In special single-chip mode, background operation is enabled and active out of reset. This allows programming a system with blank memory. - Special peripheral mode BDM is enabled and active immediately out of reset. BDM can be disabled by clearing the BDMACT bit in the BDM status (BDMSTS) register. The BDM serial system should not be used in special peripheral mode. Emulation modes General operation of the BDM is available and operates the same as in normal modes. ## 16.1.2.2 Secure Mode Operation If the part is in secure mode, the operation of the BDM is reduced to a small subset of its regular run mode operation. Secure operation prevents access to FLASH or EEPROM other than allowing erasure. ## 16.2 External Signal Description A single-wire interface pin is used to communicate with the BDM system. Two additional pins are used for instruction tagging. These pins are part of the multiplexed external bus interface (MEBI) sub-block and all interfacing between the MEBI and BDM is done within the core interface boundary. Functional descriptions of the pins are provided below for completeness. - BKGD Background interface pin - TAGHI High byte instruction tagging pin - TAGLO Low byte instruction tagging pin - BKGD and TAGHI share the same pin. - TAGLO and LSTRB share the same pin. #### **NOTE** Generally these pins are shared as described, but it is best to check the device overview chapter to make certain. All MCUs at the time of this writing have followed this pin sharing scheme. ## 16.2.1 BKGD — Background Interface Pin Debugging control logic communicates with external devices serially via the single-wire background interface pin (BKGD). During reset, this pin is a mode select input which selects between normal and special modes of operation. After reset, this pin becomes the dedicated serial interface pin for the background debug mode. ## 16.2.2 TAGHI — High Byte Instruction Tagging Pin This pin is used to tag the high byte of an instruction. When instruction tagging is on, a logic 0 at the falling edge of the external clock (ECLK) tags the high half of the instruction word being read into the instruction queue. ## 16.2.3 TAGLO — Low Byte Instruction Tagging Pin This pin is used to tag the low byte of an instruction. When instruction tagging is on and low strobe is enabled, a logic 0 at the falling edge of the external clock (ECLK) tags the low half of the instruction word being read into the instruction queue. ## 16.3 Memory Map and Register Definition A summary of the registers associated with the BDM is shown in Figure 16-2. Registers are accessed by host-driven communications to the BDM hardware using READ\_BD and WRITE\_BD commands. Detailed descriptions of the registers and associated bits are given in the subsections that follow. ## 16.3.1 Module Memory Map Table 16-1. INT Memory Map | Register<br>Address | Use | Access | |---------------------|-----------------------------------------|--------| | 0xFF00 | Reserved | _ | | 0xFF01 | BDM Status Register (BDMSTS) | R/W | | 0xFF02-<br>0xFF05 | Reserved | _ | | 0xFF06 | BDM CCR Holding Register (BDMCCR) | R/W | | 0xFF07 | BDM Internal Register Position (BDMINR) | R | | 0xFF08-<br>0xFF0B | Reserved | _ | ## 16.3.2 Register Descriptions | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|---|---------|-------------|--------------|--------------|-------|-------------|----------------|-------| | 0xFF00 | R | Х | Х | Х | Х | Х | Х | 0 | 0 | | Reserved | W | | | | | | | | | | 0xFF01 | R | ENBDM | BDMACT | ENTAG | SDV | TRACE | CLKSW | UNSEC | 0 | | BDMSTS | W | LINDDIN | | LIVINO | | | OLINOW | | | | 0xFF02 | R | Х | Х | Х | Х | Х | Х | Х | Х | | Reserved | W | | | | | | | | | | 0xFF03 | R | Х | X | Х | Х | Х | Х | Х | Х | | Reserved | W | | | | | | | | | | 0xFF04 | R | Х | Х | Х | Х | Х | Х | Х | Х | | Reserved | W | | | | | | | | | | 0xFF05 | R | Х | Х | Х | Х | Х | Х | Х | Х | | Reserved | W | | | | | | | | | | 0xFF06 | R | CCR7 | CCR6 | CCR5 | CCR4 | CCR3 | CCR2 | CCR1 | CCR0 | | BDMCCR | W | | 00.10 | | | 00.10 | 00.12 | | | | 0xFF07 | R | 0 | REG14 | REG13 | REG12 | REG11 | 0 | 0 | 0 | | BDMINR | W | | | | | | | | | | 0xFF08 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | W | | | | | | | | | | 0xFF09 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | W | | | | | | | | | | 0xFF0A | R | Х | Х | Х | Х | Х | Х | Х | Х | | Reserved | W | | | | | | | | | | 0xFF0B | R | Х | X | Х | X | X | X | Х | Х | | Reserved | W | | | | | | | | | | | | | = Unimplem | nented, Rese | rved | | = Implemen | ted (do not al | ter) | | | | Х | = Indetermi | nate | | 0 | = Always re | ad zero | | | | | | <b>-:</b> | 400 DDI | . Daniatan ( | S | | | | Figure 16-2. BDM Register Summary #### 16.3.2.1 BDM Status Register (BDMSTS) 0xFF01 Figure 16-3. BDM Status Register (BDMSTS) #### Note: - <sup>1</sup> ENBDM is read as "1" by a debugging environment in Special single-chip mode when the device is not secured or secured but fully erased (Flash and EEPROM). This is because the ENBDM bit is set by the standard firmware before a BDM command can be fully transmitted and executed. - <sup>2</sup> UNSEC is read as "1" by a debugging environment in Special single-chip mode when the device is secured and fully erased, else it is "0" and can only be read if not secure (see also bit description). Read: All modes through BDM operation Write: All modes but subject to the following: - BDMACT can only be set by BDM hardware upon entry into BDM. It can only be cleared by the standard BDM firmware lookup table upon exit from BDM active mode. - CLKSW can only be written via BDM hardware or standard BDM firmware write commands. - All other bits, while writable via BDM hardware or standard BDM firmware write commands, should only be altered by the BDM hardware or standard firmware lookup table as part of BDM command execution. - ENBDM should only be set via a BDM hardware command if the BDM firmware commands are needed. (This does not apply in special single-chip mode). #### **Table 16-2. BDMSTS Field Descriptions** | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ENBDM | Enable BDM — This bit controls whether the BDM is enabled or disabled. When enabled, BDM can be made active to allow firmware commands to be executed. When disabled, BDM cannot be made active but BDM hardware commands are allowed. 0 BDM disabled 1 BDM enabled Note: ENBDM is set by the firmware immediately out of reset in special single-chip mode. In secure mode, this bit will not be set by the firmware until after the EEPROM and FLASH erase verify tests are complete. | | 6<br>BDMACT | BDM Active Status — This bit becomes set upon entering BDM. The standard BDM firmware lookup table is then enabled and put into the memory map. BDMACT is cleared by a carefully timed store instruction in the standard BDM firmware as part of the exit sequence to return to user code and remove the BDM memory from the map. 0 BDM not active 1 BDM active | | 5<br>ENTAG | Tagging Enable — This bit indicates whether instruction tagging in enabled or disabled. It is set when the TAGGO command is executed and cleared when BDM is entered. The serial system is disabled and the tag function enabled 16 cycles after this bit is written. BDM cannot process serial commands while tagging is active. 0 Tagging not enabled or BDM active 1 Tagging enabled | | 4<br>SDV | Shift Data Valid — This bit is set and cleared by the BDM hardware. It is set after data has been transmitted as part of a firmware read command or after data has been received as part of a firmware write command. It is cleared when the next BDM command has been received or BDM is exited. SDV is used by the standard BDM firmware to control program flow execution. O Data phase of command not complete Data phase of command is complete | | 3<br>TRACE | TRACE1 BDM Firmware Command is Being Executed — This bit gets set when a BDM TRACE1 firmware command is first recognized. It will stay set as long as continuous back-to-back TRACE1 commands are executed. This bit will get cleared when the next command that is not a TRACE1 command is recognized. O TRACE1 command is not being executed TRACE1 command is being executed | #### Chapter 16 Background Debug Module (BDMV4) Block Description **Table 16-2. BDMSTS Field Descriptions (continued)** | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>CLKSW | Clock Switch — The CLKSW bit controls which clock the BDM operates with. It is only writable from a hardware BDM command. A 150 cycle delay at the clock speed that is active during the data portion of the command will occur before the new clock source is guaranteed to be active. The start of the next BDM command uses the new clock for timing subsequent BDM communications. | | | Table 16-3 shows the resulting BDM clock source based on the CLKSW and the PLLSEL (PII select from the clock and reset generator) bits. Note: The BDM alternate clock source can only be selected when CLKSW = 0 and PLLSEL = 1. The BDM serial interface is now fully synchronized to the alternate clock source, when enabled. This eliminates frequency restriction on the alternate clock which was required on previous versions. Refer to the device overview section to determine which clock connects to the alternate clock source input. Note: If the acknowledge function is turned on, changing the CLKSW bit will cause the ACK to be at the new rate for the write command which changes it. | | 1<br>UNSEC | Unsecure — This bit is only writable in special single-chip mode from the BDM secure firmware and always gets reset to zero. It is in a zero state as secure mode is entered so that the secure BDM firmware lookup table is enabled and put into the memory map along with the standard BDM firmware lookup table. | | | The secure BDM firmware lookup table verifies that the on-chip EEPROM and FLASH EEPROM are erased. This being the case, the UNSEC bit is set and the BDM program jumps to the start of the standard BDM firmware lookup table and the secure BDM firmware lookup table is turned off. If the erase test fails, the UNSEC bit will not be asserted. O System is in a secured mode | | | <ul> <li>System is in a unsecured mode</li> <li>Note: When UNSEC is set, security is off and the user can change the state of the secure bits in the on-chip FLASH EEPROM. Note that if the user does not change the state of the bits to "unsecured" mode, the system will be secured again when it is next taken out of reset.</li> </ul> | **Table 16-3. BDM Clock Sources** | PLLSEL | CLKSW | BDMCLK | |--------|-------|------------------------------------------------------------------------------------------------| | 0 | 0 | Bus clock | | 0 | 1 | Bus clock | | 1 | 0 | Alternate clock (refer to the device overview chapter to determine the alternate clock source) | | 1 | 1 | Bus clock dependent on the PLL | #### 16.3.2.2 BDM CCR Holding Register (BDMCCR) 0xFF06 Figure 16-4. BDM CCR Holding Register (BDMCCR) Read: All modes Write: All modes #### **NOTE** When BDM is made active, the CPU stores the value of the CCR register in the BDMCCR register. However, out of special single-chip reset, the BDMCCR is set to 0xD8 and not 0xD0 which is the reset value of the CCR register. When entering background debug mode, the BDM CCR holding register is used to save the contents of the condition code register of the user's program. It is also used for temporary storage in the standard BDM firmware mode. The BDM CCR holding register can be written to modify the CCR value. #### 16.3.2.3 BDM Internal Register Position Register (BDMINR) 0xFF07 Figure 16-5. BDM Internal Register Position (BDMINR) Read: All modes Write: Never Table 16-4. BDMINR Field Descriptions | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REG[14:11] | Internal Register Map Position — These four bits show the state of the upper five bits of the base address for the system's relocatable register block. BDMINR is a shadow of the INITRG register which maps the register block to any 2K byte space within the first 32K bytes of the 64K byte address space. | ## 16.4 Functional Description The BDM receives and executes commands from a host via a single wire serial interface. There are two types of BDM commands, namely, hardware commands and firmware commands. Hardware commands are used to read and write target system memory locations and to enter active background debug mode, see Section 16.4.3, "BDM Hardware Commands." Target system memory includes all memory that is accessible by the CPU. Firmware commands are used to read and write CPU resources and to exit from active background debug mode, see Section 16.4.4, "Standard BDM Firmware Commands." The CPU resources referred to are the accumulator (D), X index register (X), Y index register (Y), stack pointer (SP), and program counter (PC). Hardware commands can be executed at any time and in any mode excluding a few exceptions as highlighted, see Section 16.4.3, "BDM Hardware Commands." Firmware commands can only be executed when the system is in active background debug mode (BDM). #### 16.4.1 Security If the user resets into special single-chip mode with the system secured, a secured mode BDM firmware lookup table is brought into the map overlapping a portion of the standard BDM firmware lookup table. The secure BDM firmware verifies that the on-chip EEPROM and FLASH EEPROM are erased. This being the case, the UNSEC bit will get set. The BDM program jumps to the start of the standard BDM firmware and the secured mode BDM firmware is turned off and all BDM commands are allowed. If the EEPROM or FLASH do not verify as erased, the BDM firmware sets the ENBDM bit, without asserting UNSEC, and the firmware enters a loop. This causes the BDM hardware commands to become enabled, but does not enable the firmware commands. This allows the BDM hardware to be used to erase the EEPROM and FLASH. After execution of the secure firmware, regardless of the results of the erase tests, the CPU registers, INITEE and PPAGE, will no longer be in their reset state. ## 16.4.2 Enabling and Activating BDM The system must be in active BDM to execute standard BDM firmware commands. BDM can be activated only after being enabled. BDM is enabled by setting the ENBDM bit in the BDM status (BDMSTS) register. The ENBDM bit is set by writing to the BDM status (BDMSTS) register, via the single-wire interface, using a hardware command such as WRITE\_BD\_BYTE. After being enabled, BDM is activated by one of the following<sup>1</sup>: - Hardware BACKGROUND command - BDM external instruction tagging mechanism - CPU BGND instruction - Breakpoint sub-block's force or tag mechanism<sup>2</sup> When BDM is activated, the CPU finishes executing the current instruction and then begins executing the firmware in the standard BDM firmware lookup table. When BDM is activated by the breakpoint MC9S12KT256 Data Sheet, Rev. 1.16 <sup>1.</sup> BDM is enabled and active immediately out of special single-chip reset. <sup>2.</sup> This method is only available on systems that have a a breakpoint or a debug sub-block. sub-block, the type of breakpoint used determines if BDM becomes active before or after execution of the next instruction. #### **NOTE** If an attempt is made to activate BDM before being enabled, the CPU resumes normal instruction execution after a brief delay. If BDM is not enabled, any hardware BACKGROUND commands issued are ignored by the BDM and the CPU is not delayed. In active BDM, the BDM registers and standard BDM firmware lookup table are mapped to addresses 0xFF00 to 0xFFFF. BDM registers are mapped to addresses 0xFF00 to 0xFF07. The BDM uses these registers which are readable anytime by the BDM. However, these registers are not readable by user programs. #### 16.4.3 BDM Hardware Commands Hardware commands are used to read and write target system memory locations and to enter active background debug mode. Target system memory includes all memory that is accessible by the CPU such as on-chip RAM, EEPROM, FLASH EEPROM, I/O and control registers, and all external memory. Hardware commands are executed with minimal or no CPU intervention and do not require the system to be in active BDM for execution, although they can continue to be executed in this mode. When executing a hardware command, the BDM sub-block waits for a free CPU bus cycle so that the background access does not disturb the running application program. If a free cycle is not found within 128 clock cycles, the CPU is momentarily frozen so that the BDM can steal a cycle. When the BDM finds a free cycle, the operation does not intrude on normal CPU operation provided that it can be completed in a single cycle. However, if an operation requires multiple cycles the CPU is frozen until the operation is complete, even though the BDM found a free cycle. #### Chapter 16 Background Debug Module (BDMV4) Block Description The BDM hardware commands are listed in Table 16-5. **Table 16-5. Hardware Commands** | Command | Opcode (hex) | Data | Description | |---------------|--------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | BACKGROUND | 90 | None | Enter background mode if firmware is enabled. If enabled, an ACK will be issued when the part enters active background mode. | | ACK_ENABLE | D5 | None | Enable handshake. Issues an ACK pulse after the command is executed. | | ACK_DISABLE | D6 | None | Disable handshake. This command does not issue an ACK pulse. | | READ_BD_BYTE | E4 | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table in map. Odd address data on low byte; even address data on high byte. | | READ_BD_WORD | EC | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table in map. Must be aligned access. | | READ_BYTE | E0 | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table out of map. Odd address data on low byte; even address data on high byte. | | READ_WORD | E8 | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table out of map. Must be aligned access. | | WRITE_BD_BYTE | C4 | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table in map. Odd address data on low byte; even address data on high byte. | | WRITE_BD_WORD | CC | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table in map. Must be aligned access. | | WRITE_BYTE | C0 | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table out of map. Odd address data on low byte; even address data on high byte. | | WRITE_WORD | C8 | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table out of map. Must be aligned access. | #### NOTE: If enabled, ACK will occur when data is ready for transmission for all BDM READ commands and will occur after the write is complete for all BDM WRITE commands. The READ\_BD and WRITE\_BD commands allow access to the BDM register locations. These locations are not normally in the system memory map but share addresses with the application in memory. To distinguish between physical memory locations that share the same address, BDM memory resources are enabled just for the READ\_BD and WRITE\_BD access cycle. This allows the BDM to access BDM locations unobtrusively, even if the addresses conflict with the application memory map. ## 16.4.4 Standard BDM Firmware Commands Firmware commands are used to access and manipulate CPU resources. The system must be in active BDM to execute standard BDM firmware commands, see Section 16.4.2, "Enabling and Activating BDM." Normal instruction execution is suspended while the CPU executes the firmware located in the standard BDM firmware lookup table. The hardware command BACKGROUND is the usual way to activate BDM. As the system enters active BDM, the standard BDM firmware lookup table and BDM registers become visible in the on-chip memory map at 0xFF00–0xFFFF, and the CPU begins executing the standard BDM firmware. The standard BDM firmware watches for serial commands and executes them as they are received. The firmware commands are shown in Table 16-6. Table 16-6. Firmware Commands | Command <sup>1</sup> | Opcode (hex) | Data | Description | |-----------------------|--------------|-----------------|------------------------------------------------------------------------------------------------------------------------------| | READ_NEXT | 62 | 16-bit data out | Increment X by 2 ( $X = X + 2$ ), then read word X points to. | | READ_PC | 63 | 16-bit data out | Read program counter. | | READ_D | 64 | 16-bit data out | Read D accumulator. | | READ_X | 65 | 16-bit data out | Read X index register. | | READ_Y | 66 | 16-bit data out | Read Y index register. | | READ_SP | 67 | 16-bit data out | Read stack pointer. | | WRITE_NEXT | 42 | 16-bit data in | Increment X by 2 ( $X = X + 2$ ), then write word to location pointed to by X. | | WRITE_PC | 43 | 16-bit data in | Write program counter. | | WRITE_D | 44 | 16-bit data in | Write D accumulator. | | WRITE_X | 45 | 16-bit data in | Write X index register. | | WRITE_Y | 46 | 16-bit data in | Write Y index register. | | WRITE_SP | 47 | 16-bit data in | Write stack pointer. | | GO | 08 | None | Go to user program. If enabled, ACK will occur when leaving active background mode. | | GO_UNTIL <sup>2</sup> | 0C | None | Go to user program. If enabled, ACK will occur upon returning to active background mode. | | TRACE1 | 10 | None | Execute one user instruction then return to active BDM. If enabled, ACK will occur upon returning to active background mode. | | TAGGO | 18 | None | Enable tagging and go to user program. There is no ACK pulse related to this command. | If enabled, ACK will occur when data is ready for transmission for all BDM READ commands and will occur after the write is complete for all BDM WRITE commands. ## 16.4.5 BDM Command Structure Hardware and firmware BDM commands start with an 8-bit opcode followed by a 16-bit address and/or a 16-bit data word depending on the command. All the read commands return 16 bits of data despite the byte or word implication in the command name. #### **NOTE** 8-bit reads return 16-bits of data, of which, only one byte will contain valid data. If reading an even address, the valid data will appear in the MSB. If reading an odd address, the valid data will appear in the LSB. Both WAIT (with clocks to the S12 CPU core disabled) and STOP disable the ACK function. The GO\_UNTIL command will not get an Acknowledge if one of these two CPU instructions occurs before the "UNTIL" instruction. This can be a problem for any instruction that uses ACK, but GO\_UNTIL is a lot more difficult for the development tool to time-out. #### **NOTE** 16-bit misaligned reads and writes are not allowed. If attempted, the BDM will ignore the least significant bit of the address and will assume an even address from the remaining bits. For hardware data read commands, the external host must wait 150 bus clock cycles after sending the address before attempting to obtain the read data. This is to be certain that valid data is available in the BDM shift register, ready to be shifted out. For hardware write commands, the external host must wait 150 bus clock cycles after sending the data to be written before attempting to send a new command. This is to avoid disturbing the BDM shift register before the write has been completed. The 150 bus clock cycle delay in both cases includes the maximum 128 cycle delay that can be incurred as the BDM waits for a free cycle before stealing a cycle. For firmware read commands, the external host should wait 44 bus clock cycles after sending the command opcode and before attempting to obtain the read data. This includes the potential of an extra 7 cycles when the access is external with a narrow bus access (+1 cycle) and / or a stretch (+1, 2, or 3 cycles), (7 cycles could be needed if both occur). The 44 cycle wait allows enough time for the requested data to be made available in the BDM shift register, ready to be shifted out. #### NOTE This timing has increased from previous BDM modules due to the new capability in which the BDM serial interface can potentially run faster than the bus. On previous BDM modules this extra time could be hidden within the serial time. For firmware write commands, the external host must wait 32 bus clock cycles after sending the data to be written before attempting to send a new command. This is to avoid disturbing the BDM shift register before the write has been completed. The external host should wait 64 bus clock cycles after a TRACE1 or GO command before starting any new serial command. This is to allow the CPU to exit gracefully from the standard BDM firmware lookup table and resume execution of the user code. Disturbing the BDM shift register prematurely may adversely affect the exit from the standard BDM firmware lookup table. #### NOTE If the bus rate of the target processor is unknown or could be changing, it is recommended that the ACK (acknowledge function) be used to indicate when an operation is complete. When using ACK, the delay times are automated. Figure 16-6 represents the BDM command structure. The command blocks illustrate a series of eight bit times starting with a falling edge. The bar across the top of the blocks indicates that the BKGD line idles in the high state. The time for an 8-bit command is $8 \times 16$ target clock cycles.<sup>1</sup> MC9S12KT256 Data Sheet, Rev. 1.16 <sup>1.</sup> Target clock cycles are cycles measured using the target MCU's serial clock rate. See Section 16.4.6, "BDM Serial Interface," and Section 16.3.2.1, "BDM Status Register (BDMSTS)," for information on how serial clock rate is selected. Figure 16-6. BDM Command Structure ## 16.4.6 BDM Serial Interface The BDM communicates with external devices serially via the BKGD pin. During reset, this pin is a mode select input which selects between normal and special modes of operation. After reset, this pin becomes the dedicated serial interface pin for the BDM. The BDM serial interface is timed using the clock selected by the CLKSW bit in the status register see Section 16.3.2.1, "BDM Status Register (BDMSTS)." This clock will be referred to as the target clock in the following explanation. The BDM serial interface uses a clocking scheme in which the external host generates a falling edge on the BKGD pin to indicate the start of each bit time. This falling edge is sent for every bit whether data is transmitted or received. Data is transferred most significant bit (MSB) first at 16 target clock cycles per bit. The interface times out if 512 clock cycles occur between falling edges from the host. The BKGD pin is a pseudo open-drain pin and has an weak on-chip active pull-up that is enabled at all times. It is assumed that there is an external pull-up and that drivers connected to BKGD do not typically drive the high level. Because R-C rise time could be unacceptably long, the target system and host provide brief driven-high (speedup) pulses to drive BKGD to a logic 1. The source of this speedup pulse is the host for transmit cases and the target for receive cases. The timing for host-to-target is shown in Figure 16-7 and that of target-to-host in Figure 16-8 and Figure 16-9. All four cases begin when the host drives the BKGD pin low to generate a falling edge. Because the host and target are operating from separate clocks, it can take the target system up to one full clock cycle to recognize this edge. The target measures delays from this perceived start of the bit time while the host measures delays from the point it actually drove BKGD low to start the bit up to one target #### Chapter 16 Background Debug Module (BDMV4) Block Description clock cycle earlier. Synchronization between the host and target is established in this manner at the start of every bit time. Figure 16-7 shows an external host transmitting a logic 1 and transmitting a logic 0 to the BKGD pin of a target system. The host is asynchronous to the target, so there is up to a one clock-cycle delay from the host-generated falling edge to where the target recognizes this edge as the beginning of the bit time. Ten target clock cycles later, the target senses the bit level on the BKGD pin. Internal glitch detect logic requires the pin be driven high no later that eight target clock cycles after the falling edge for a logic 1 transmission. Because the host drives the high speedup pulses in these two cases, the rising edges look like digitally driven signals. Figure 16-7. BDM Host-to-Target Serial Bit Timing The receive cases are more complicated. Figure 16-8 shows the host receiving a logic 1 from the target system. Because the host is asynchronous to the target, there is up to one clock-cycle delay from the host-generated falling edge on BKGD to the perceived start of the bit time in the target. The host holds the BKGD pin low long enough for the target to recognize it (at least two target clock cycles). The host must release the low drive before the target drives a brief high speedup pulse seven target clock cycles after the perceived start of the bit time. The host should sample the bit level about 10 target clock cycles after it started the bit time. Figure 16-8. BDM Target-to-Host Serial Bit Timing (Logic 1) Figure 16-9 shows the host receiving a logic 0 from the target. Because the host is asynchronous to the target, there is up to a one clock-cycle delay from the host-generated falling edge on BKGD to the start of the bit time as perceived by the target. The host initiates the bit time but the target finishes it. Because the target wants the host to receive a logic 0, it drives the BKGD pin low for 13 target clock cycles then briefly drives it high to speed up the rising edge. The host samples the bit level about 10 target clock cycles after starting the bit time. Figure 16-9. BDM Target-to-Host Serial Bit Timing (Logic 0) ## 16.4.7 Serial Interface Hardware Handshake Protocol BDM commands that require CPU execution are ultimately treated at the MCU bus rate. Because the BDM clock source can be asynchronously related to the bus frequency, when CLKSW = 0, it is very helpful to provide a handshake protocol in which the host could determine when an issued command is executed by the CPU. The alternative is to always wait the amount of time equal to the appropriate number of cycles at the slowest possible rate the clock could be running. This sub-section will describe the hardware handshake protocol. The hardware handshake protocol signals to the host controller when an issued command was successfully executed by the target. This protocol is implemented by a 16 serial clock cycle low pulse followed by a brief speedup pulse in the BKGD pin. This pulse is generated by the target MCU when a command, issued by the host, has been successfully executed (see Figure 16-10). This pulse is referred to as the ACK pulse. After the ACK pulse has finished: the host can start the bit retrieval if the last issued command was a read command, or start a new command if the last command was a write command or a control command (BACKGROUND, GO, GO\_UNTIL, or TRACE1). The ACK pulse is not issued earlier than 32 serial clock cycles after the BDM command was issued. The end of the BDM command is assumed to be the 16th tick of the last bit. This minimum delay assures enough time for the host to perceive the ACK pulse. Note also that, there is no upper limit for the delay between the command and the related ACK pulse, because the command execution depends upon the CPU bus frequency, which in some cases could be very slow compared to the serial communication rate. This protocol allows a great flexibility for the POD designers, because it does not rely on any accurate time measurement or short response time to any event in the serial communication. Figure 16-10. Target Acknowledge Pulse (ACK) #### NOTE If the ACK pulse was issued by the target, the host assumes the previous command was executed. If the CPU enters WAIT or STOP prior to executing a hardware command, the ACK pulse will not be issued meaning that the BDM command was not executed. After entering wait or stop mode, the BDM command is no longer pending. Figure 16-11 shows the ACK handshake protocol in a command level timing diagram. The READ\_BYTE instruction is used as an example. First, the 8-bit instruction opcode is sent by the host, followed by the address of the memory location to be read. The target BDM decodes the instruction. A bus cycle is grabbed (free or stolen) by the BDM and it executes the READ\_BYTE operation. Having retrieved the data, the BDM issues an ACK pulse to the host controller, indicating that the addressed byte is ready to be retrieved. After detecting the ACK pulse, the host initiates the byte retrieval process. Note that data is sent in the form of a word and the host needs to determine which is the appropriate byte based on whether the address was odd or even. Figure 16-11. Handshake Protocol at Command Level Differently from the normal bit transfer (where the host initiates the transmission), the serial interface ACK handshake pulse is initiated by the target MCU by issuing a falling edge in the BKGD pin. The hardware handshake protocol in Figure 16-10 specifies the timing when the BKGD pin is being driven, so the host should follow this timing constraint in order to avoid the risk of an electrical conflict in the BKGD pin. #### **NOTE** The only place the BKGD pin can have an electrical conflict is when one side is driving low and the other side is issuing a speedup pulse (high). Other "highs" are pulled rather than driven. However, at low rates the time of the speedup pulse can become lengthy and so the potential conflict time becomes longer as well. The ACK handshake protocol does not support nested ACK pulses. If a BDM command is not acknowledge by an ACK pulse, the host needs to abort the pending command first in order to be able to issue a new BDM command. When the CPU enters WAIT or STOP while the host issues a command that requires CPU execution (e.g., WRITE\_BYTE), the target discards the incoming command due to the WAIT or STOP being detected. Therefore, the command is not acknowledged by the target, which means that the ACK pulse will not be issued in this case. After a certain time the host should decide to abort the ACK sequence in order to be free to issue a new command. Therefore, the protocol should provide a mechanism in which a command, and therefore a pending ACK, could be aborted. #### **NOTE** Differently from a regular BDM command, the ACK pulse does not provide a time out. This means that in the case of a WAIT or STOP instruction being executed, the ACK would be prevented from being issued. If not aborted, the ACK would remain pending indefinitely. See the handshake abort procedure described in Section 16.4.8, "Hardware Handshake Abort Procedure." Freescale Semiconductor 513 ## 16.4.8 Hardware Handshake Abort Procedure The abort procedure is based on the SYNC command. In order to abort a command, which had not issued the corresponding ACK pulse, the host controller should generate a low pulse in the BKGD pin by driving it low for at least 128 serial clock cycles and then driving it high for one serial clock cycle, providing a speedup pulse. By detecting this long low pulse in the BKGD pin, the target executes the SYNC protocol, see Section 16.4.9, "SYNC — Request Timed Reference Pulse," and assumes that the pending command and therefore the related ACK pulse, are being aborted. Therefore, after the SYNC protocol has been completed the host is free to issue new BDM commands. Although it is not recommended, the host could abort a pending BDM command by issuing a low pulse in the BKGD pin shorter than 128 serial clock cycles, which will not be interpreted as the SYNC command. The ACK is actually aborted when a falling edge is perceived by the target in the BKGD pin. The short abort pulse should have at least 4 clock cycles keeping the BKGD pin low, in order to allow the falling edge to be detected by the target. In this case, the target will not execute the SYNC protocol but the pending command will be aborted along with the ACK pulse. The potential problem with this abort procedure is when there is a conflict between the ACK pulse and the short abort pulse. In this case, the target may not perceive the abort pulse. The worst case is when the pending command is a read command (i.e., READ\_BYTE). If the abort pulse is not perceived by the target the host will attempt to send a new command after the abort pulse was issued, while the target expects the host to retrieve the accessed memory byte. In this case, host and target will run out of synchronism. However, if the command to be aborted is not a read command the short abort pulse could be used. After a command is aborted the target assumes the next falling edge, after the abort pulse, is the first bit of a new BDM command. #### **NOTE** The details about the short abort pulse are being provided only as a reference for the reader to better understand the BDM internal behavior. It is not recommended that this procedure be used in a real application. Because the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse will not be misinterpreted by the target. See Section 16.4.9, "SYNC — Request Timed Reference Pulse." Figure 16-12 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted a new command could be issued by the host computer. ## **NOTE** Figure 16-12 does not represent the signals in a true timing scale Figure 16-12. ACK Abort Procedure at the Command Level Figure 16-13 shows a conflict between the ACK pulse and the SYNC request pulse. This conflict could occur if a POD device is connected to the target BKGD pin and the target is already in debug active mode. Consider that the target CPU is executing a pending BDM command at the exact moment the POD is being connected to the BKGD pin. In this case, an ACK pulse is issued along with the SYNC command. In this case, there is an electrical conflict between the ACK speedup pulse and the SYNC pulse. Because this is not a probable situation, the protocol does not prevent this conflict from happening. Figure 16-13. ACK Pulse and SYNC Request Conflict #### NOTE This information is being provided so that the MCU integrator will be aware that such a conflict could eventually occur. The hardware handshake protocol is enabled by the ACK ENABLE and disabled by the ACK DISABLE BDM commands. This provides backwards compatibility with the existing POD devices which are not able to execute the hardware handshake protocol. It also allows for new POD devices, that support the hardware handshake protocol, to freely communicate with the target device. If desired, without the need for waiting for the ACK pulse. MC9S12KT256 Data Sheet, Rev. 1.16 Freescale Semiconductor 515 #### Chapter 16 Background Debug Module (BDMV4) Block Description The commands are described as follows: - ACK\_ENABLE enables the hardware handshake protocol. The target will issue the ACK pulse when a CPU command is executed by the CPU. The ACK\_ENABLE command itself also has the ACK pulse as a response. - ACK\_DISABLE disables the ACK pulse protocol. In this case, the host needs to use the worst case delay time at the appropriate places in the protocol. The default state of the BDM after reset is hardware handshake protocol disabled. All the read commands will ACK (if enabled) when the data bus cycle has completed and the data is then ready for reading out by the BKGD serial pin. All the write commands will ACK (if enabled) after the data has been received by the BDM through the BKGD serial pin and when the data bus cycle is complete. See Section 16.4.3, "BDM Hardware Commands," and Section 16.4.4, "Standard BDM Firmware Commands," for more information on the BDM commands. The ACK\_ENABLE sends an ACK pulse when the command has been completed. This feature could be used by the host to evaluate if the target supports the hardware handshake protocol. If an ACK pulse is issued in response to this command, the host knows that the target supports the hardware handshake protocol. If the target does not support the hardware handshake protocol the ACK pulse is not issued. In this case, the ACK\_ENABLE command is ignored by the target because it is not recognized as a valid command. The BACKGROUND command will issue an ACK pulse when the CPU changes from normal to background mode. The ACK pulse related to this command could be aborted using the SYNC command. The GO command will issue an ACK pulse when the CPU exits from background mode. The ACK pulse related to this command could be aborted using the SYNC command. The GO\_UNTIL command is equivalent to a GO command with exception that the ACK pulse, in this case, is issued when the CPU enters into background mode. This command is an alternative to the GO command and should be used when the host wants to trace if a breakpoint match occurs and causes the CPU to enter active background mode. Note that the ACK is issued whenever the CPU enters BDM, which could be caused by a breakpoint match or by a BGND instruction being executed. The ACK pulse related to this command could be aborted using the SYNC command. The TRACE1 command has the related ACK pulse issued when the CPU enters background active mode after one instruction of the application program is executed. The ACK pulse related to this command could be aborted using the SYNC command. The TAGGO command will not issue an ACK pulse because this would interfere with the tagging function shared on the same pin. ## 16.4.9 SYNC — Request Timed Reference Pulse The SYNC command is unlike other BDM commands because the host does not necessarily know the correct communication speed to use for BDM communications until after it has analyzed the response to the SYNC command. To issue a SYNC command, the host should perform the following steps: - 1. Drive the BKGD pin low for at least 128 cycles at the lowest possible BDM serial communication frequency (the lowest serial communication frequency is determined by the crystal oscillator or the clock chosen by CLKSW.) - 2. Drive BKGD high for a brief speedup pulse to get a fast rise time (this speedup pulse is typically one cycle of the host clock.) - 3. Remove all drive to the BKGD pin so it reverts to high impedance. - 4. Listen to the BKGD pin for the sync response pulse. Upon detecting the SYNC request from the host, the target performs the following steps: - 1. Discards any incomplete command received or bit retrieved. - 2. Waits for BKGD to return to a logic 1. - 3. Delays 16 cycles to allow the host to stop driving the high speedup pulse. - 4. Drives BKGD low for 128 cycles at the current BDM serial communication frequency. - 5. Drives a one-cycle high speedup pulse to force a fast rise time on BKGD. - 6. Removes all drive to the BKGD pin so it reverts to high impedance. The host measures the low time of this 128 cycle SYNC response pulse and determines the correct speed for subsequent BDM communications. Typically, the host can determine the correct communication speed within a few percent of the actual target speed and the communication protocol can easily tolerate speed errors of several percent. As soon as the SYNC request is detected by the target, any partially received command or bit retrieved is discarded. This is referred to as a soft-reset, equivalent to a time-out in the serial communication. After the SYNC response, the target will consider the next falling edge (issued by the host) as the start of a new BDM command or the start of new SYNC request. Another use of the SYNC command pulse is to abort a pending ACK pulse. The behavior is exactly the same as in a regular SYNC command. Note that one of the possible causes for a command to not be acknowledged by the target is a host-target synchronization problem. In this case, the command may not have been understood by the target and so an ACK response pulse will not be issued. # 16.4.10 Instruction Tracing When a TRACE1 command is issued to the BDM in active BDM, the CPU exits the standard BDM firmware and executes a single instruction in the user code. As soon as this has occurred, the CPU is forced to return to the standard BDM firmware and the BDM is active and ready to receive a new command. If the TRACE1 command is issued again, the next user instruction will be executed. This facilitates stepping or tracing through the user code one instruction at a time. #### Chapter 16 Background Debug Module (BDMV4) Block Description If an interrupt is pending when a TRACE1 command is issued, the interrupt stacking operation occurs but no user instruction is executed. Upon return to standard BDM firmware execution, the program counter points to the first instruction in the interrupt service routine. ## 16.4.11 Instruction Tagging The instruction queue and cycle-by-cycle CPU activity are reconstructible in real time or from trace history that is captured by a logic analyzer. However, the reconstructed queue cannot be used to stop the CPU at a specific instruction. This is because execution already has begun by the time an operation is visible outside the system. A separate instruction tagging mechanism is provided for this purpose. The tag follows program information as it advances through the instruction queue. When a tagged instruction reaches the head of the queue, the CPU enters active BDM rather than executing the instruction. #### **NOTE** Tagging is disabled when BDM becomes active and BDM serial commands are not processed while tagging is active. Executing the BDM TAGGO command configures two system pins for tagging. The TAGLO signal shares a pin with the LSTRB signal, and the TAGHI signal shares a pin with the BKGD signal. Table 16-7 shows the functions of the two tagging pins. The pins operate independently, that is the state of one pin does not affect the function of the other. The presence of logic level 0 on either pin at the fall of the external clock (ECLK) performs the indicated function. High tagging is allowed in all modes. Low tagging is allowed only when low strobe is enabled (LSTRB is allowed only in wide expanded modes and emulation expanded narrow mode). | TAGHI | TAGLO | Tag | |-------|-------|------------| | 1 | 1 | No tag | | 1 | 0 | Low byte | | 0 | 1 | High byte | | 0 | 0 | Both bytes | **Table 16-7. Tag Pin Function** ## 16.4.12 Serial Communication Time-Out The host initiates a host-to-target serial transmission by generating a falling edge on the BKGD pin. If BKGD is kept low for more than 128 target clock cycles, the target understands that a SYNC command was issued. In this case, the target will keep waiting for a rising edge on BKGD in order to answer the SYNC request pulse. If the rising edge is not detected, the target will keep waiting forever without any time-out limit. Consider now the case where the host returns BKGD to logic one before 128 cycles. This is interpreted as a valid bit transmission, and not as a SYNC request. The target will keep waiting for another falling edge marking the start of a new bit. If, however, a new falling edge is not detected by the target within 512 clock cycles since the last falling edge, a time-out occurs and the current command is discarded without affecting memory or the operating mode of the MCU. This is referred to as a soft-reset. If a read command is issued but the data is not retrieved within 512 serial clock cycles, a soft-reset will occur causing the command to be disregarded. The data is not available for retrieval after the time-out has occurred. This is the expected behavior if the handshake protocol is not enabled. However, consider the behavior where the BDC is running in a frequency much greater than the CPU frequency. In this case, the command could time out before the data is ready to be retrieved. In order to allow the data to be retrieved even with a large clock frequency mismatch (between BDC and CPU) when the hardware handshake protocol is enabled, the time out between a read command and the data retrieval is disabled. Therefore, the host could wait for more then 512 serial clock cycles and continue to be able to retrieve the data from an issued read command. However, as soon as the handshake pulse (ACK pulse) is issued, the time-out feature is re-activated, meaning that the target will time out after 512 clock cycles. Therefore, the host needs to retrieve the data within a 512 serial clock cycles time frame after the ACK pulse had been issued. After that period, the read command is discarded and the data is no longer available for retrieval. Any falling edge of the BKGD pin after the time-out period is considered to be a new command or a SYNC request. Note that whenever a partially issued command, or partially retrieved data, has occurred the time out in the serial communication is active. This means that if a time frame higher than 512 serial clock cycles is observed between two consecutive negative edges and the command being issued or data being retrieved is not complete, a soft-reset will occur causing the partially received command or data retrieved to be disregarded. The next falling edge of the BKGD pin, after a soft-reset has occurred, is considered by the target as the start of a new BDM command, or the start of a SYNC request pulse. ## 16.4.13 Operation in Wait Mode The BDM cannot be used in wait mode if the system disables the clocks to the BDM. There is a clearing mechanism associated with the WAIT instruction when the clocks to the BDM (CPU core platform) are disabled. As the clocks restart from wait mode, the BDM receives a soft reset (clearing any command in progress) and the ACK function will be disabled. This is a change from previous BDM modules. # 16.4.14 Operation in Stop Mode The BDM is completely shutdown in stop mode. There is a clearing mechanism associated with the STOP instruction. STOP must be enabled and the part must go into stop mode for this to occur. As the clocks restart from stop mode, the BDM receives a soft reset (clearing any command in progress) and the ACK function will be disabled. This is a change from previous BDM modules. # Chapter 17 Debug Module (DBGV1) Block Description ## 17.1 Introduction This section describes the functionality of the debug (DBG) sub-block of the HCS12 core platform. The DBG module is designed to be fully compatible with the existing BKP\_HCS12\_A module (BKP mode) and furthermore provides an on-chip trace buffer with flexible triggering capability (DBG mode). The DBG module provides for non-intrusive debug of application software. The DBG module is optimized for the HCS12 16-bit architecture. #### **17.1.1** Features The DBG module in BKP mode includes these distinctive features: - Full or dual breakpoint mode - Compare on address and data (full) - Compare on either of two addresses (dual) - BDM or SWI breakpoint - Enter BDM on breakpoint (BDM) - Execute SWI on breakpoint (SWI) - Tagged or forced breakpoint - Break just before a specific instruction will begin execution (TAG) - Break on the first instruction boundary after a match occurs (Force) - Single, range, or page address compares - Compare on address (single) - Compare on address 256 byte (range) - Compare on any 16K page (page) - At forced breakpoints compare address on read or write - High and/or low byte data compares - Comparator C can provide an additional tag or force breakpoint (enhancement for BKP mode) #### Chapter 17 Debug Module (DBGV1) Block Description The DBG in DBG mode includes these distinctive features: - Three comparators (A, B, and C) - Dual mode, comparators A and B used to compare addresses - Full mode, comparator A compares address and comparator B compares data - Can be used as trigger and/or breakpoint - Comparator C used in LOOP1 capture mode or as additional breakpoint - Four capture modes - Normal mode, change-of-flow information is captured based on trigger specification - Loop1 mode, comparator C is dynamically updated to prevent redundant change-of-flow storage. - Detail mode, address and data for all cycles except program fetch (P) and free (f) cycles are stored in trace buffer - Profile mode, last instruction address executed by CPU is returned when trace buffer address is read - Two types of breakpoint or debug triggers - Break just before a specific instruction will begin execution (tag) - Break on the first instruction boundary after a match occurs (force) - BDM or SWI breakpoint - Enter BDM on breakpoint (BDM) - Execute SWI on breakpoint (SWI) - Nine trigger modes for comparators A and B - A - A or B - A then B - A and B, where B is data (full mode) - A and not B, where B is data (full mode) - Event only B, store data - A then event only B, store data - Inside range, $A \le address \le B$ - Outside range, address < A or address > B - Comparator C provides an additional tag or force breakpoint when capture mode is not configured in LOOP1 mode. - Sixty-four word (16 bits wide) trace buffer for storing change-of-flow information, event only data and other bus information. - Source address of taken conditional branches (long, short, bit-conditional, and loop constructs) - Destination address of indexed JMP, JSR, and CALL instruction. - Destination address of RTI, RTS, and RTC instructions - Vector address of interrupts, except for SWI and BDM vectors - Data associated with event B trigger modes - Detail report mode stores address and data for all cycles except program (P) and free (f) cycles - Current instruction address when in profiling mode - BGND is not considered a change-of-flow (cof) by the debugger ## 17.1.2 Modes of Operation There are two main modes of operation: breakpoint mode and debug mode. Each one is mutually exclusive of the other and selected via a software programmable control bit. In the breakpoint mode there are two sub-modes of operation: - Dual address mode, where a match on either of two addresses will cause the system to enter background debug mode (BDM) or initiate a software interrupt (SWI). - Full breakpoint mode, where a match on address and data will cause the system to enter background debug mode (BDM) or initiate a software interrupt (SWI). In debug mode, there are several sub-modes of operation. Trigger modes There are many ways to create a logical trigger. The trigger can be used to capture bus information either starting from the trigger or ending at the trigger. Types of triggers (A and B are registers): - A only - A or B - A then B - Event only B (data capture) - A then event only B (data capture) - A and B, full mode - A and not B, full mode - Inside range - Outside range - Capture modes There are several capture modes. These determine which bus information is saved and which is ignored. - Normal: save change-of-flow program fetches - Loop1: save change-of-flow program fetches, ignoring duplicates - Detail: save all bus operations except program and free cycles - Profile: poll target from external device # 17.1.3 Block Diagram Figure 17-1 is a block diagram of this module in breakpoint mode. Figure 17-2 is a block diagram of this module in debug mode. Figure 17-1. DBG Block Diagram in BKP Mode Figure 17-2. DBG Block Diagram in DBG Mode # 17.2 External Signal Description The DBG sub-module relies on the external bus interface (generally the MEBI) when the DBG is matching on the external bus. The tag pins in Table 17-1 (part of the MEBI) may also be a part of the breakpoint operation. Pin Name Pin Functions Description BKGD/MODC/ TAGHI TAGHI When instruction tagging is on, a 0 at the falling edge of E tags the high half of the instruction word being read into the instruction queue. PE3/LSTRB/ TAGLO TAGLO In expanded wide mode or emulation narrow modes, when instruction tagging is on and low strobe is enabled, a 0 at the falling edge of E tags the low half of the instruction word being read into the instruction queue. Table 17-1. External System Pins Associated with DBG and MEBI MC9S12KT256 Data Sheet, Rev. 1.16 # 17.3 Memory Map and Register Definition A summary of the registers associated with the DBG sub-block is shown in Figure 17-3. Detailed descriptions of the registers and bits are given in the subsections that follow. ## 17.3.1 Module Memory Map Table 17-2. DBGV1 Memory Map | Address<br>Offset | Use | Access | |-------------------|----------------------------------------------------------|--------| | 0x0020 | Debug Control Register (DBGC1) | R/W | | 0x0021 | Debug Status and Control Register (DBGSC) | R/W | | 0x0022 | Debug Trace Buffer Register High (DBGTBH) | R | | 0x0023 | Debug Trace Buffer Register Low (DBGTBL) | R | | 0x0024 | Debug Count Register (DBGCNT) | R | | 0x0025 | Debug Comparator C Extended Register (DBGCCX) | R/W | | 0x0026 | Debug Comparator C Register High (DBGCCH) | R/W | | 0x0027 | Debug Comparator C Register Low (DBGCCL) | R/W | | 0x0028 | Debug Control Register 2 (DBGC2) / (BKPCT0) | R/W | | 0x0029 | Debug Control Register 3 (DBGC3) / (BKPCT1) | R/W | | 0x002A | Debug Comparator A Extended Register (DBGCAX) / (/BKP0X) | R/W | | 0x002B | Debug Comparator A Register High (DBGCAH) / (BKP0H) | R/W | | 0x002C | Debug Comparator A Register Low (DBGCAL) / (BKP0L) | R/W | | 0x002D | Debug Comparator B Extended Register (DBGCBX) / (BKP1X) | R/W | | 0x002E | Debug Comparator B Register High (DBGCBH) / (BKP1H) | R/W | | 0x002F | Debug Comparator B Register Low (DBGCBL) / (BKP1L) | R/W | # 17.3.2 Register Descriptions This section consists of the DBG register descriptions in address order. Most of the register bits can be written to in either BKP or DBG mode, although they may not have any effect in one of the modes. However, the only bits in the DBG module that can be written while the debugger is armed (ARM = 1) are DBGEN and ARM Figure 17-3. DBG Register Summary | Name <sup>1</sup> | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------------------------|--------|--------|------------|--------------|---------|--------|--------|-------|-------| | 0x0022<br>DBGTBH | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 220.2 | l | | | | | | | | | | 0x0023<br>DBGTBL | R | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | DBGTBL | W | | | | | | | | | | 0x0024 | R | TBF | 0 | | | CI | NT | | | | DBGCNT | W | | | | | | | | | | 0x0025<br>DBGCCX <sup>(2)</sup> | R<br>W | PAG | SEL | | | EXT | CMP | | | | 0x0026<br>DBGCCH <sup>(2)</sup> | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x0027<br>DBGCCL <sup>(2)</sup> | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0028<br>DBGC2<br>BKPCT0 | R<br>W | BKABEN | FULL | BDM | TAGAB | BKCEN | TAGC | RWCEN | RWC | | 0x0029<br>DBGC3<br>BKPCT1 | R<br>W | ВКАМВН | BKAMBL | вквмвн | BKBMBL | RWAEN | RWA | RWBEN | RWB | | 0x002A<br>DBGCAX<br>BKP0X | R<br>W | PAGSEL | | | EXTCMP | | | | | | 0x002B<br>DBGCAH<br>BKP0H | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002C<br>DBGCAL<br>BKP0L | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x002D<br>DBGCBX<br>BKP1X | R<br>W | PAG | SEL | | | EXT | CMP | | | | 0x002E<br>DBGCBH<br>BKP1H | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002F<br>DBGCBL<br>BKP1L | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | [ | | = Unimpler | mented or Re | eserved | _ | | | | Figure 17-3. DBG Register Summary (continued) #### Chapter 17 Debug Module (DBGV1) Block Description - 1 The DBG module is designed for backwards compatibility to existing BKP modules. Register and bit names have changed from the BKP module. This column shows the DBG register name, as well as the BKP register name for reference. - <sup>2</sup> Comparator C can be used to enhance the BKP mode by providing a third breakpoint. # 17.3.2.1 Debug Control Register 1 (DBGC1) #### NOTE All bits are used in DBG mode only. Module Base + 0x0020 Starting address location affected by INITRG register setting. Figure 17-4. Debug Control Register (DBGC1) ## **NOTE** This register cannot be written if BKP mode is enabled (BKABEN in DBGC2 is set). ## Table 17-3. DBGC1 Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DBGEN | DBG Mode Enable Bit — The DBGEN bit enables the DBG module for use in DBG mode. This bit cannot be set if the MCU is in secure mode. 0 DBG mode disabled 1 DBG mode enabled | | 6<br>ARM | Arm Bit — The ARM bit controls whether the debugger is comparing and storing data in the trace buffer. See Section 17.4.2.4, "Arming the DBG Module," for more information. 0 Debugger unarmed 1 Debugger armed Note: This bit cannot be set if the DBGEN bit is not also being set at the same time. For example, a write of 01 to DBGEN[7:6] will be interpreted as a write of 00. | | 5<br>TRGSEL | Trigger Selection Bit — The TRGSEL bit controls the triggering condition for comparators A and B in DBG mode. It serves essentially the same function as the TAGAB bit in the DBGC2 register does in BKP mode. See Section 17.4.2.1.2, "Trigger Selection," for more information. TRGSEL may also determine the type of breakpoint based on comparator A and B if enabled in DBG mode (DBGBRK = 1). Please refer to Section 17.4.3.1, "Breakpoint Based on Comparator A and B." 0 Trigger on any compare address match 1 Trigger before opcode at compare address gets executed (tagged-type) | ## Table 17-3. DBGC1 Field Descriptions (continued) | Field | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>BEGIN | Begin/End Trigger Bit — The BEGIN bit controls whether the trigger begins or ends storing of data in the trace buffer. See Section 17.4.2.8.1, "Storing with Begin-Trigger," and Section 17.4.2.8.2, "Storing with End-Trigger," for more details. 0 Trigger at end of stored data 1 Trigger before storing data | | 3<br>DBGBRK | DBG Breakpoint Enable Bit — The DBGBRK bit controls whether the debugger will request a breakpoint based on comparator A and B to the CPU upon completion of a tracing session. Please refer to Section 17.4.3, "Breakpoints," for further details. 0 CPU break request not enabled 1 CPU break request enabled | | 1:0<br>CAPMOD | Capture Mode Field — See Table 17-4 for capture mode field definitions. In LOOP1 mode, the debugger will automatically inhibit redundant entries into capture memory. In detail mode, the debugger is storing address and data for all cycles except program fetch (P) and free (f) cycles. In profile mode, the debugger is returning the address of the last instruction executed by the CPU on each access of trace buffer address. Refer to Section 17.4.2.6, "Capture Modes," for more information. | **Table 17-4. CAPMOD Encoding** | CAPMOD | Description | |--------|-------------| | 00 | Normal | | 01 | LOOP1 | | 10 | DETAIL | | 11 | PROFILE | ## 17.3.2.2 Debug Status and Control Register (DBGSC) Module Base + 0x0021 Starting address location affected by INITRG register setting. Figure 17-5. Debug Status and Control Register (DBGSC) **Table 17-5. DBGSC Field Descriptions** | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>AF | Trigger A Match Flag — The AF bit indicates if trigger A match condition was met since arming. This bit is cleared when ARM in DBGC1 is written to a 1 or on any write to this register. 0 Trigger A did not match 1 Trigger A match | | 6<br>BF | Trigger B Match Flag — The BF bit indicates if trigger B match condition was met since arming. This bit is cleared when ARM in DBGC1 is written to a 1 or on any write to this register. 0 Trigger B did not match 1 Trigger B match | | 5<br>CF | Comparator C Match Flag — The CF bit indicates if comparator C match condition was met since arming. This bit is cleared when ARM in DBGC1 is written to a 1 or on any write to this register. O Comparator C did not match Comparator C match | | 3:0<br>TRG | <b>Trigger Mode Bits</b> — The TRG bits select the trigger mode of the DBG module as shown Table 17-6. See Section 17.4.2.5, "Trigger Modes," for more detail. | **Table 17-6. Trigger Mode Encoding** | TRG Value | Meaning | |-------------------|----------------------------------| | 0000 | A only | | 0001 | A or B | | 0010 | A then B | | 0011 | Event only B | | 0100 | A then event only B | | 0101 | A and B (full mode) | | 0110 | A and Not B (full mode) | | 0111 | Inside range | | 1000 | Outside range | | 1001<br>↓<br>1111 | Reserved<br>(Defaults to A only) | ## 17.3.2.3 Debug Trace Buffer Register (DBGTB) Module Base + 0x0022 Starting address location affected by INITRG register setting. Figure 17-6. Debug Trace Buffer Register High (DBGTBH) Module Base + 0x0023 Starting address location affected by INITRG register setting. Figure 17-7. Debug Trace Buffer Register Low (DBGTBL) **Table 17-7. DBGTB Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | <b>Trace Buffer Data Bits</b> — The trace buffer data bits contain the data of the trace buffer. This register can be read only as a word read. Any byte reads or misaligned access of these registers will return 0 and will not cause the trace buffer pointer to increment to the next trace buffer address. The same is true for word reads while the debugger is armed. In addition, this register may appear to contain incorrect data if it is not read with the same capture mode bit settings as when the trace buffer data was recorded (See Section 17.4.2.9, "Reading Data from Trace Buffer"). Because reads will reflect the contents of the trace buffer RAM, the reset state is undefined. | Chapter 17 Debug Module (DBGV1) Block Description # 17.3.2.4 Debug Count Register (DBGCNT) Module Base + 0x0024 Starting address location affected by INITRG register setting. Figure 17-8. Debug Count Register (DBGCNT) **Table 17-8. DBGCNT Field Descriptions** | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TBF | <b>Trace Buffer Full</b> — The TBF bit indicates that the trace buffer has stored 64 or more words of data since it was last armed. If this bit is set, then all 64 words will be valid data, regardless of the value in CNT[5:0]. The TBF bit is cleared when ARM in DBGC1 is written to a 1. | | 5:0<br>CNT | Count Value — The CNT bits indicate the number of valid data words stored in the trace buffer. Table 17-9 shows the correlation between the CNT bits and the number of valid data words in the trace buffer. When the CNT rolls over to 0, the TBF bit will be set and incrementing of CNT will continue if DBG is in end-trigger mode. The DBGCNT register is cleared when ARM in DBGC1 is written to a 1. | **Table 17-9. CNT Decoding Table** | TBF | CNT | Description | |-----|--------------------------|---------------------------------------------------------------------------------------------------------| | 0 | 000000 | No data valid | | 0 | 000001 | 1 word valid | | 0 | 000010 | 2 words valid | | | | | | | | | | | 111110 | 62 words valid | | 0 | 111111 | 63 words valid | | 1 | 000000 | 64 words valid; if BEGIN = 1, the ARM bit will be cleared. A breakpoint will be generated if DBGBRK = 1 | | 1 | 000001<br><br><br>111111 | 64 words valid,<br>oldest data has been overwritten<br>by most recent data | ## 17.3.2.5 Debug Comparator C Extended Register (DBGCCX) Module Base + 0x0025 Starting address location affected by INITRG register setting. Figure 17-9. Debug Comparator C Extended Register (DBGCCX) ## Table 17-10. DBGCCX Field Descriptions | Field | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>PAGSEL | Page Selector Field — In both BKP and DBG mode, PAGSEL selects the type of paging as shown in Table 17-11. DPAGE are not yet implemented so the value in bit 7 will be ignored (i.e., PAGSEL values of 10 and | | | 11 will be interpreted as values of 00 and 01, respectively). | | 5:0<br>EXTCMP | Comparator C Extended Compare Bits — The EXTCMP bits are used as comparison address bits as shown in Table 17-11 along with the appropriate PPAGE, DPAGE, or EPAGE signal from the core. Note: Comparator C can be used when the DBG module is configured for BKP mode. Extended addressing comparisons for comparator C use PAGSEL and will operate differently to the way that comparator A and B operate in BKP mode. | ## Table 17-11. PAGSEL Decoding<sup>1</sup> | PAGSEL | Description | EXTCMP | Comment | |-----------------|--------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------| | 00 | Normal (64k) | Not used | No paged memory | | 01 | PPAGE<br>(256 — 16K pages) | EXTCMP[5:0] is compared to address bits [21:16] <sup>2</sup> | PPAGE[7:0] / XAB[21:14] becomes address bits [21:14] <sup>1</sup> | | 10 <sup>3</sup> | DPAGE (reserved)<br>(256 — 4K pages) | EXTCMP[3:0] is compared to address bits [19:16] | DPAGE / XAB[21:14] becomes address<br>bits [19:12] | | 11 <sup>2</sup> | EPAGE (reserved)<br>(256 — 1K pages) | EXTCMP[1:0] is compared to address bits [17:16] | EPAGE / XAB[21:14] becomes address<br>bits [17:10] | <sup>&</sup>lt;sup>1</sup> See Figure 17-10. <sup>&</sup>lt;sup>2</sup> Current HCS12 implementations have PPAGE limited to 6 bits. Therefore, EXTCMP[5:4] should be set to 00. Data page (DPAGE) and Extra page (EPAGE) are reserved for implementation on devices that support paged data and extra space. #### NOTES: - 1. In BKP and DBG mode, PAGSEL selects the type of paging as shown in Table 17-11. - 2. Current HCS12 implementations are limited to six PPAGE bits, PIX[5:0]. Therefore, EXTCMP[5:4] = 00. Figure 17-10. Comparator C Extended Comparison in BKP/DBG Mode ## 17.3.2.6 Debug Comparator C Register (DBGCC) Module Base + 0x0026 Starting address location affected by INITRG register setting. Figure 17-11. Debug Comparator C Register High (DBGCCH) Module Base + 0x0027 Starting address location affected by INITRG register setting. Figure 17-12. Debug Comparator C Register Low (DBGCCL) #### Table 17-12. DBGCC Field Descriptions | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Comparator C Compare Bits — The comparator C compare bits control whether comparator C will compare the address bus bits [15:0] to a logic 1 or logic 0. See Table 17-13. 0 Compare corresponding address bit to a logic 0 1 Compare corresponding address bit to a logic 1 Note: This register will be cleared automatically when the DBG module is armed in LOOP1 mode. | **Table 17-13. Comparator C Compares** | PAGSEL | EXTCMP Compare | High-Byte Compare | | |--------|--------------------------|-----------------------------------|--| | х0 | No compare | DBGCCH[7:0] = AB[15:8] | | | x1 | EXTCMP[5:0] = XAB[21:16] | DBGCCH[7:0] = XAB[15:14],AB[13:8] | | ## 17.3.2.7 Debug Control Register 2 (DBGC2) Module Base + 0x0028 Starting address location affected by INITRG register setting. When BKABEN is set (BKP mode), all bits in DBGC2 are available. When BKABEN is cleared and DBG is used in DBG mode, bits FULL and TAGAB have no meaning. Figure 17-13. Debug Control Register 2 (DBGC2) Table 17-14. DBGC2 Field Descriptions | Field | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>BKABEN | Breakpoint Using Comparator A and B Enable — This bit enables the breakpoint capability using comparator A and B, when set (BKP mode) the DBGEN bit in DBGC1 cannot be set. 0 Breakpoint module off 1 Breakpoint module on | | 6<br>FULL | Full Breakpoint Mode Enable — This bit controls whether the breakpoint module is in dual mode or full mode. In full mode, comparator A is used to match address and comparator B is used to match data. See Section 17.4.1.2, "Full Breakpoint Mode," for more details. 0 Dual address mode enabled 1 Full breakpoint mode enabled | | 5<br>BDM | Background Debug Mode Enable — This bit determines if the breakpoint causes the system to enter background debug mode (BDM) or initiate a software interrupt (SWI). 0 Go to software interrupt on a break request 1 Go to BDM on a break request | <sup>&</sup>lt;sup>2</sup> These bits can be used in BKP mode and DBG mode (when capture mode is not set in LOOP1) to provide a third breakpoint. Table 17-14. DBGC2 Field Descriptions (continued) | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>TAGAB | Comparator A/B Tag Select — This bit controls whether the breakpoint will cause a break on the next instruction boundary (force) or on a match that will be an executable opcode (tagged). Non-executed opcodes cannot cause a tagged breakpoint. On match, break at the next instruction boundary (force) On match, break if/when the instruction is about to be executed (tagged) | | 3<br>BKCEN | Breakpoint Comparator C Enable Bit — This bit enables the breakpoint capability using comparator C. O Comparator C disabled for breakpoint Comparator C enabled for breakpoint Note: This bit will be cleared automatically when the DBG module is armed in loop1 mode. | | 2<br>TAGC | Comparator C Tag Select — This bit controls whether the breakpoint will cause a break on the next instruction boundary (force) or on a match that will be an executable opcode (tagged). Non-executed opcodes cannot cause a tagged breakpoint. On match, break at the next instruction boundary (force) On match, break if/when the instruction is about to be executed (tagged) | | 1<br>RWCEN | Read/Write Comparator C Enable Bit — The RWCEN bit controls whether read or write comparison is enabled for comparator C. RWCEN is not useful for tagged breakpoints. O Read/Write is not used in comparison Read/Write is used in comparison | | 0<br>RWC | Read/Write Comparator C Value Bit — The RWC bit controls whether read or write is used in compare for comparator C. The RWC bit is not used if RWCEN = 0. 0 Write cycle will be matched 1 Read cycle will be matched | # 17.3.2.8 Debug Control Register 3 (DBGC3) Module Base + 0x0029 Starting address location affected by INITRG register setting. <sup>&</sup>lt;sup>1</sup> In DBG mode, BKAMBH:BKAMBL has no meaning and are forced to 0's. Figure 17-14. Debug Control Register 3 (DBGC3) <sup>&</sup>lt;sup>2</sup> In DBG mode, BKBMBH:BKBMBL are used in full mode to qualify data. ## Table 17-15. DBGC3 Field Descriptions | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>BKAMB[H:L] | Breakpoint Mask High Byte for First Address — In dual or full mode, these bits may be used to mask (disable) the comparison of the high and/or low bytes of the first address breakpoint. The functionality is as given in Table 17-16. | | | The x:0 case is for a full address compare. When a program page is selected, the full address compare will be based on bits for a 20-bit compare. The registers used for the compare are {DBGCAX[5:0], DBGCAH[5:0], DBGCAL[7:0]}, where DBGAX[5:0] corresponds to PPAGE[5:0] or extended address bits [19:14] and CPU address [13:0]. When a program page is not selected, the full address compare will be based on bits for a 16-bit compare. The registers used for the compare are {DBGCAH[7:0], DBGCAL[7:0]} which corresponds to CPU address [15:0]. | | | <b>Note:</b> This extended address compare scheme causes an aliasing problem in BKP mode in which several physical addresses may match with a single logical address. This problem may be avoided by using DBG mode to generate breakpoints. | | | The 1:0 case is not sensible because it would ignore the high order address and compare the low order and expansion addresses. Logic forces this case to compare all address lines (effectively ignoring the BKAMBH control bit). | | | The 1:1 case is useful for triggering a breakpoint on any access to a particular expansion page. This only makes sense if a program page is being accessed so that the breakpoint trigger will occur only if DBGCAX compares. | | 5:4<br>BKBMB[H:L] | Breakpoint Mask High Byte and Low Byte of Data (Second Address) — In dual mode, these bits may be used to mask (disable) the comparison of the high and/or low bytes of the second address breakpoint. The functionality is as given in Table 17-17. | | | The x:0 case is for a full address compare. When a program page is selected, the full address compare will be based on bits for a 20-bit compare. The registers used for the compare are {DBGCBX[5:0], DBGCBH[5:0], DBGCBL[7:0]} where DBGCBX[5:0] corresponds to PPAGE[5:0] or extended address bits [19:14] and CPU address [13:0]. When a program page is not selected, the full address compare will be based on bits for a 16-bit compare. The registers used for the compare are {DBGCBH[7:0], DBGCBL[7:0]} which corresponds to CPU address [15:0]. | | | <b>Note:</b> This extended address compare scheme causes an aliasing problem in BKP mode in which several physical addresses may match with a single logical address. This problem may be avoided by using DBG mode to generate breakpoints. | | | The 1:0 case is not sensible because it would ignore the high order address and compare the low order and expansion addresses. Logic forces this case to compare all address lines (effectively ignoring the BKBMBH control bit). | | | The 1:1 case is useful for triggering a breakpoint on any access to a particular expansion page. This only makes sense if a program page is being accessed so that the breakpoint trigger will occur only if DBGCBX compares. | | | In full mode, these bits may be used to mask (disable) the comparison of the high and/or low bytes of the data breakpoint. The functionality is as given in Table 17-18. | | 3<br>RWAEN | Read/Write Comparator A Enable Bit — The RWAEN bit controls whether read or write comparison is enabled for comparator A. See Section 17.4.2.1.1, "Read or Write Comparison," for more information. This bit is not useful for tagged operations. 0 Read/Write is not used in comparison 1 Read/Write is used in comparison | | 2<br>RWA | Read/Write Comparator A Value Bit — The RWA bit controls whether read or write is used in compare for comparator A. The RWA bit is not used if RWAEN = 0. 0 Write cycle will be matched 1 Read cycle will be matched | Table 17-15. DBGC3 Field Descriptions (continued) | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>RWBEN | Read/Write Comparator B Enable Bit — The RWBEN bit controls whether read or write comparison is enabled for comparator B. See Section 17.4.2.1.1, "Read or Write Comparison," for more information. This bit is not useful for tagged operations. 0 Read/Write is not used in comparison 1 Read/Write is used in comparison | | 0<br>RWB | Read/Write Comparator B Value Bit — The RWB bit controls whether read or write is used in compare for comparator B. The RWB bit is not used if RWBEN = 0. 0 Write cycle will be matched 1 Read cycle will be matched Note: RWB and RWBEN are not used in full mode. | Table 17-16. Breakpoint Mask Bits for First Address | BKAMBH:BKAMBL | Address Compare | DBGCAX | DBGCAH | DBGCAL | |---------------|------------------------|------------------|--------|--------| | x:0 | Full address compare | Yes <sup>1</sup> | Yes | Yes | | 0:1 | 256 byte address range | Yes <sup>1</sup> | Yes | No | | 1:1 | 16K byte address range | Yes <sup>1</sup> | No | No | <sup>&</sup>lt;sup>1</sup> If PPAGE is selected. Table 17-17. Breakpoint Mask Bits for Second Address (Dual Mode) | BKBMBH:BKBMBL | Address Compare | DBGCBX | DBGCBH | DBGCBL | |---------------|------------------------|------------------|--------|--------| | x:0 | Full address compare | Yes <sup>1</sup> | Yes | Yes | | 0:1 | 256 byte address range | Yes <sup>1</sup> | Yes | No | | 1:1 | 16K byte address range | Yes <sup>1</sup> | No | No | <sup>&</sup>lt;sup>1</sup> If PPAGE is selected. Table 17-18. Breakpoint Mask Bits for Data Breakpoints (Full Mode) | BKBMBH:BKBMBL | Data Compare | DBGCBX | DBGCBH | DBGCBL | |---------------|---------------------------|-----------------|--------|--------| | 0:0 | High and low byte compare | No <sup>1</sup> | Yes | Yes | | 0:1 | High byte | No <sup>1</sup> | Yes | No | | 1:0 | Low byte | No <sup>1</sup> | No | Yes | | 1:1 | No compare | No <sup>1</sup> | No | No | <sup>1</sup> Expansion addresses for breakpoint B are not applicable in this mode. ## 17.3.2.9 Debug Comparator A Extended Register (DBGCAX) Module Base + 0x002A Starting address location affected by INITRG register setting. Figure 17-15. Debug Comparator A Extended Register (DBGCAX) ## Table 17-19. DBGCAX Field Descriptions | Field | Description | | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6<br>PAGSEL | Page Selector Field — If DBGEN is set in DBGC1, then PAGSEL selects the type of paging as shown in Table 17-20. | | | | DPAGE and EPAGE are not yet implemented so the value in bit 7 will be ignored (i.e., PAGSEL values of 10 and 11 will be interpreted as values of 00 and 01, respectively). | | | | In BKP mode, PAGSEL has no meaning and EXTCMP[5:0] are compared to address bits [19:14] if the address is in the FLASH/ROM memory space. | | | 5:0<br>EXTCMP | Comparator A Extended Compare Bits — The EXTCMP bits are used as comparison address bits as shown in Table 17-20 along with the appropriate PPAGE, DPAGE, or EPAGE signal from the core. | | Table 17-20. Comparator A or B Compares | Mode | | EXTCMP Compare | High-Byte Compare | |------------------|----------------------|--------------------------|------------------------------------| | BKP <sup>1</sup> | Not FLASH/ROM access | No compare | DBGCxH[7:0] = AB[15:8] | | | FLASH/ROM access | EXTCMP[5:0] = XAB[19:14] | DBGCxH[5:0] = AB[13:8] | | DBG <sup>2</sup> | PAGSEL = 00 | No compare | DBGCxH[7:0] = AB[15:8] | | | PAGSEL = 01 | EXTCMP[5:0] = XAB[21:16] | DBGCxH[7:0] = XAB[15:14], AB[13:8] | <sup>&</sup>lt;sup>1</sup> See Figure 17-16. <sup>&</sup>lt;sup>2</sup> See Figure 17-10 (note that while this figure provides extended comparisons for comparator C, the figure also pertains to comparators A and B in DBG mode only). #### NOTES: - 1. In BKP mode, PAGSEL has no functionality. Therefore, set PAGSEL to 00 (reset state). - 2. Current HCS12 implementations are limited to six PPAGE bits, PIX[5:0]. Figure 17-16. Comparators A and B Extended Comparison in BKP Mode # 17.3.2.10 Debug Comparator A Register (DBGCA) Module Base + 0x002B Starting address location affected by INITRG register setting. Figure 17-17. Debug Comparator A Register High (DBGCAH) Module Base + 0x002C Starting address location affected by INITRG register setting. Figure 17-18. Debug Comparator A Register Low (DBGCAL) **Table 17-21. DBGCA Field Descriptions** | Field | Description | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0<br>15:0 | Comparator A Compare Bits — The comparator A compare bits control whether comparator A compares the address bus bits [15:0] to a logic 1 or logic 0. See Table 17-20. 0 Compare corresponding address bit to a logic 0 1 Compare corresponding address bit to a logic 1 | ## 17.3.2.11 Debug Comparator B Extended Register (DBGCBX) Module Base + 0x002D Figure 17-19. Debug Comparator B Extended Register (DBGCBX) Table 17-22. DBGCBX Field Descriptions | Field | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>PAGSEL | Page Selector Field — If DBGEN is set in DBGC1, then PAGSEL selects the type of paging as shown in Table 17-11. | | | DPAGE and EPAGE are not yet implemented so the value in bit 7 will be ignored (i.e., PAGSEL values of 10 and 11 will be interpreted as values of 00 and 01, respectively.) | | | In BKP mode, PAGSEL has no meaning and EXTCMP[5:0] are compared to address bits [19:14] if the address is in the FLASH/ROM memory space. | | 5:0<br>EXTCMP | Comparator B Extended Compare Bits — The EXTCMP bits are used as comparison address bits as shown in Table 17-11 along with the appropriate PPAGE, DPAGE, or EPAGE signal from the core. Also see Table 17-20. | ## 17.3.2.12 Debug Comparator B Register (DBGCB) Module Base + 0x002E Starting address location affected by INITRG register setting. Figure 17-20. Debug Comparator B Register High (DBGCBH) #### Chapter 17 Debug Module (DBGV1) Block Description Module Base + 0x002F Starting address location affected by INITRG register setting. Figure 17-21. Debug Comparator B Register Low (DBGCBL) Table 17-23. DBGCB Field Descriptions | Field | Description | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0<br>15:0 | Comparator B Compare Bits — The comparator B compare bits control whether comparator B compares the address bus bits [15:0] or data bus bits [15:0] to a logic 1 or logic 0. See Table 17-20. O Compare corresponding address bit to a logic 0, compares to data if in Full mode Compare corresponding address bit to a logic 1, compares to data if in Full mode | ## 17.4 Functional Description This section provides a complete functional description of the DBG module. The DBG module can be configured to run in either of two modes, BKP or DBG. BKP mode is enabled by setting BKABEN in DBGC2. DBG mode is enabled by setting DBGEN in DBGC1. Setting BKABEN in DBGC2 overrides the DBGEN in DBGC1 and prevents DBG mode. If the part is in secure mode, DBG mode cannot be enabled. ## 17.4.1 DBG Operating in BKP Mode In BKP mode, the DBG will be fully backwards compatible with the existing BKP\_ST12\_A module. The DBGC2 register has four additional bits that were not available on existing BKP\_ST12\_A modules. As long as these bits are written to either all 1s or all 0s, they should be transparent to the user. All 1s would enable comparator C to be used as a breakpoint, but tagging would be enabled. The match address register would be all 0s if not modified by the user. Therefore, code executing at address 0x0000 would have to occur before a breakpoint based on comparator C would happen. The DBG module in BKP mode supports two modes of operation: dual address mode and full breakpoint mode. Within each of these modes, forced or tagged breakpoint types can be used. Forced breakpoints occur at the next instruction boundary if a match occurs and tagged breakpoints allow for breaking just before the tagged instruction executes. The action taken upon a successful match can be to either place the CPU in background debug mode or to initiate a software interrupt. The breakpoint can operate in dual address mode or full breakpoint mode. Each of these modes is discussed in the subsections below. #### 17.4.1.1 Dual Address Mode When dual address mode is enabled, two address breakpoints can be set. Each breakpoint can cause the system to enter background debug mode or to initiate a software interrupt based upon the state of BDM in DBGC2 being logic 1 or logic 0, respectively. BDM requests have a higher priority than SWI requests. No data breakpoints are allowed in this mode. TAGAB in DBGC2 selects whether the breakpoint mode is forced or tagged. The BKxMBH:L bits in DBGC3 select whether or not the breakpoint is matched exactly or is a range breakpoint. They also select whether the address is matched on the high byte, low byte, both bytes, and/or memory expansion. The RWx and RWxEN bits in DBGC3 select whether the type of bus cycle to match is a read, write, or read/write when performing forced breakpoints. ## 17.4.1.2 Full Breakpoint Mode Full breakpoint mode requires a match on address and data for a breakpoint to occur. Upon a successful match, the system will enter background debug mode or initiate a software interrupt based upon the state of BDM in DBGC2 being logic 1 or logic 0, respectively. BDM requests have a higher priority than SWI requests. R/W matches are also allowed in this mode. TAGAB in DBGC2 selects whether the breakpoint mode is forced or tagged. When TAGAB is set in DBGC2, only addresses are compared and data is ignored. The BKAMBH:L bits in DBGC3 select whether or not the breakpoint is matched exactly, is a range breakpoint, or is in page space. The BKBMBH:L bits in DBGC3 select whether the data is matched on the high byte, low byte, or both bytes. RWA and RWAEN bits in DBGC2 select whether the type of bus cycle to match is a read or a write when performing forced breakpoints. RWB and RWBEN bits in DBGC2 are not used in full breakpoint mode. #### NOTE The full trigger mode is designed to be used for either a word access or a byte access, but not both at the same time. Confusing trigger operation (seemingly false triggers or no trigger) can occur if the trigger address occurs in the user program as both byte and word accesses. ## 17.4.1.3 Breakpoint Priority Breakpoint operation is first determined by the state of the BDM module. If the BDM module is already active, meaning the CPU is executing out of BDM firmware, breakpoints are not allowed. In addition, while executing a BDM TRACE command, tagging into BDM is not allowed. If BDM is not active, the breakpoint will give priority to BDM requests over SWI requests. This condition applies to both forced and tagged breakpoints. In all cases, BDM related breakpoints will have priority over those generated by the Breakpoint sub-block. This priority includes breakpoints enabled by the $\overline{TAGLO}$ and $\overline{TAGHI}$ external pins of the system that interface with the BDM directly and whose signal information passes through and is used by the breakpoint sub-block. #### **NOTE** BDM should not be entered from a breakpoint unless the ENABLE bit is set in the BDM. Even if the ENABLE bit in the BDM is cleared, the CPU actually executes the BDM firmware code. It checks the ENABLE and returns if ENABLE is not set. If the BDM is not serviced by the monitor then the breakpoint would be re-asserted when the BDM returns to normal CPU flow. There is no hardware to enforce restriction of breakpoint operation if the BDM is not enabled. When program control returns from a tagged breakpoint through an RTI or a BDM GO command, it will return to the instruction whose tag generated the breakpoint. Unless breakpoints are disabled or modified in the service routine or active BDM session, the instruction will be tagged again and the breakpoint will be repeated. In the case of BDM breakpoints, this situation can also be avoided by executing a TRACE1 command before the GO to increment the program flow past the tagged instruction. ## 17.4.1.4 Using Comparator C in BKP Mode The original BKP\_ST12\_A module supports two breakpoints. The DBG\_ST12\_A module can be used in BKP mode and allow a third breakpoint using comparator C. Four additional bits, BKCEN, TAGC, RWCEN, and RWC in DBGC2 in conjunction with additional comparator C address registers, DBGCCX, DBGCCH, and DBGCCL allow the user to set up a third breakpoint. Using PAGSEL in DBGCCX for expanded memory will work differently than the way paged memory is done using comparator A and B in BKP mode. See Section 17.3.2.5, "Debug Comparator C Extended Register (DBGCCX)," for more information on using comparator C. # 17.4.2 DBG Operating in DBG Mode Enabling the DBG module in DBG mode, allows the arming, triggering, and storing of data in the trace buffer and can be used to cause CPU breakpoints. The DBG module is made up of three main blocks, the comparators, trace buffer control logic, and the trace buffer. #### **NOTE** In general, there is a latency between the triggering event appearing on the bus and being detected by the DBG circuitry. In general, tagged triggers will be more predictable than forced triggers. # 17.4.2.1 Comparators The DBG contains three comparators, A, B, and C. Comparator A compares the core address bus with the address stored in DBGCAH and DBGCAL. Comparator B compares the core address bus with the address stored in DBGCBH and DBGCBL except in full mode, where it compares the data buses to the data stored in DBGCBH and DBGCBL. Comparator C can be used as a breakpoint generator or as the address comparison unit in the loop1 mode. Matches on comparator A, B, and C are signaled to the trace buffer MC9S12KT256 Data Sheet, Rev. 1.16 control (TBC) block. When PAGSEL = 01, registers DBGCAX, DBGCBX, and DBGCCX are used to match the upper addresses as shown in Table 17-11. #### **NOTE** If a tagged-type C breakpoint is set at the same address as an A/B tagged-type trigger (including the initial entry in an inside or outside range trigger), the C breakpoint will have priority and the trigger will not be recognized. ## 17.4.2.1.1 Read or Write Comparison Read or write comparisons are useful only with TRGSEL = 0, because only opcodes should be tagged as they are "read" from memory. RWAEN and RWBEN are ignored when TRGSEL = 1. In full modes ("A and B" and "A and not B") RWAEN and RWA are used to select read or write comparisons for both comparators A and B. Table 17-24 shows the effect for RWAEN, RWA, and RW on the DBGCB comparison conditions. The RWBEN and RWB bits are not used and are ignored in full modes. | RWAEN bit | RWA bit | RW signal | Comment | |-----------|---------|-----------|--------------------------------| | 0 | х | 0 | Write data bus | | 0 | х | 1 | Read data bus | | 1 | 0 | 0 | Write data bus | | 1 | 0 | 1 | No data bus compare since RW=1 | | 1 | 1 | 0 | No data bus compare since RW=0 | | 1 | 1 | 1 | Read data bus | Table 17-24. Read or Write Comparison Logic Table ## 17.4.2.1.2 Trigger Selection The TRGSEL bit in DBGC1 is used to determine the triggering condition in DBG mode. TRGSEL applies to both trigger A and B except in the event only trigger modes. By setting TRGSEL, the comparators A and B will qualify a match with the output of opcode tracking logic and a trigger occurs before the tagged instruction executes (tagged-type trigger). With the TRGSEL bit cleared, a comparator match forces a trigger when the matching condition occurs (force-type trigger). #### NOTE If the TRGSEL is set, the address stored in the comparator match address registers must be an opcode address for the trigger to occur. ## 17.4.2.2 Trace Buffer Control (TBC) The TBC is the main controller for the DBG module. Its function is to decide whether data should be stored in the trace buffer based on the trigger mode and the match signals from the comparator. The TBC also determines whether a request to break the CPU should occur. Chapter 17 Debug Module (DBGV1) Block Description ## 17.4.2.3 Begin- and End-Trigger The definitions of begin- and end-trigger as used in the DBG module are as follows: - Begin-trigger: Storage in trace buffer occurs after the trigger and continues until 64 locations are filled. - End-trigger: Storage in trace buffer occurs until the trigger, with the least recent data falling out of the trace buffer if more than 64 words are collected. ## 17.4.2.4 Arming the DBG Module In DBG mode, arming occurs by setting DBGEN and ARM in DBGC1. The ARM bit in DBGC1 is cleared when the trigger condition is met in end-trigger mode or when the Trace Buffer is filled in begin-trigger mode. The TBC logic determines whether a trigger condition has been met based on the trigger mode and the trigger selection. ## 17.4.2.5 Trigger Modes The DBG module supports nine trigger modes. The trigger modes are encoded as shown in Table 17-6. The trigger mode is used as a qualifier for either starting or ending the storing of data in the trace buffer. When the match condition is met, the appropriate flag A or B is set in DBGSC. Arming the DBG module clears the A, B, and C flags in DBGSC. In all trigger modes except for the event-only modes and DETAIL capture mode, change-of-flow addresses are stored in the trace buffer. In the event-only modes only the value on the data bus at the trigger event B will be stored. In DETAIL capture mode address and data for all cycles except program fetch (P) and free (f) cycles are stored in trace buffer. ## 17.4.2.5.1 A Only In the A only trigger mode, if the match condition for A is met, the A flag in DBGSC is set and a trigger occurs. #### 17.4.2.5.2 A or B In the A or B trigger mode, if the match condition for A or B is met, the corresponding flag in DBGSC is set and a trigger occurs. #### 17.4.2.5.3 A then B In the A then B trigger mode, the match condition for A must be met before the match condition for B is compared. When the match condition for A or B is met, the corresponding flag in DBGSC is set. The trigger occurs only after A then B have matched. #### NOTE When tagging and using A then B, if addresses A and B are close together, then B may not complete the trigger sequence. This occurs when A and B are in the instruction queue at the same time. Basically the A trigger has not yet occurred, so the B instruction is not tagged. Generally, if address B is at MC9S12KT256 Data Sheet, Rev. 1.16 least six addresses higher than address A (or B is lower than A) and there are not changes of flow to put these in the queue at the same time, then this operation should trigger properly. ## 17.4.2.5.4 Event-Only B (Store Data) In the event-only B trigger mode, if the match condition for B is met, the B flag in DBGSC is set and a trigger occurs. The event-only B trigger mode is considered a begin-trigger type and the BEGIN bit in DBGC1 is ignored. Event-only B is incompatible with instruction tagging (TRGSEL = 1), and thus the value of TRGSEL is ignored. Please refer to Section 17.4.2.7, "Storage Memory," for more information. This trigger mode is incompatible with the detail capture mode so the detail capture mode will have priority. TRGSEL and BEGIN will not be ignored and this trigger mode will behave as if it were "B only". ## 17.4.2.5.5 A then Event-Only B (Store Data) In the A then event-only B trigger mode, the match condition for A must be met before the match condition for B is compared, after the A match has occurred, a trigger occurs each time B matches. When the match condition for A or B is met, the corresponding flag in DBGSC is set. The A then event-only B trigger mode is considered a begin-trigger type and BEGIN in DBGC1 is ignored. TRGSEL in DBGC1 applies only to the match condition for A. Please refer to Section 17.4.2.7, "Storage Memory," for more information. This trigger mode is incompatible with the detail capture mode so the detail capture mode will have priority. TRGSEL and BEGIN will not be ignored and this trigger mode will be the same as A then B. ## 17.4.2.5.6 A and B (Full Mode) In the A and B trigger mode, comparator A compares to the address bus and comparator B compares to the data bus. In the A and B trigger mode, if the match condition for A and B happen on the same bus cycle, both the A and B flags in the DBGSC register are set and a trigger occurs. If TRGSEL = 1, only matches from comparator A are used to determine if the trigger condition is met and comparator B matches are ignored. If TRGSEL = 0, full-word data matches on an odd address boundary (misaligned access) do not work unless the access is to a RAM that manages misaligned accesses in a single clock cycle (which is typical of RAM modules used in HCS12 MCUs). ## 17.4.2.5.7 A and Not B (Full Mode) In the A and not B trigger mode, comparator A compares to the address bus and comparator B compares to the data bus. In the A and not B trigger mode, if the match condition for A and not B happen on the same bus cycle, both the A and B flags in DBGSC are set and a trigger occurs. If TRGSEL = 1, only matches from comparator A are used to determine if the trigger condition is met and comparator B matches are ignored. As described in Section 17.4.2.5.6, "A and B (Full Mode)," full-word data compares on misaligned accesses will not match expected data (and thus will cause a trigger in this mode) unless the access is to a RAM that manages misaligned accesses in a single clock cycle. ## 17.4.2.5.8 Inside Range (A $\leq$ address $\leq$ B) In the inside range trigger mode, if the match condition for A and B happen on the same bus cycle, both the A and B flags in DBGSC are set and a trigger occurs. If a match condition on only A or only B occurs no flags are set. If TRGSEL = 1, the inside range is accurate only to word boundaries. If TRGSEL = 0, an aligned word access which straddles the range boundary will cause a trigger only if the aligned address is within the range. ## 17.4.2.5.9 Outside Range (address < A or address > B) In the outside range trigger mode, if the match condition for A or B is met, the corresponding flag in DBGSC is set and a trigger occurs. If TRGSEL = 1, the outside range is accurate only to word boundaries. If TRGSEL = 0, an aligned word access which straddles the range boundary will cause a trigger only if the aligned address is outside the range. #### 17.4.2.5.10 Control Bit Priorities The definitions of some of the control bits are incompatible with each other. Table 17-25 and the notes associated with it summarize how these incompatibilities are managed: - Read/write comparisons are not compatible with TRGSEL = 1. Therefore, RWAEN and RWBEN are ignored. - Event-only trigger modes are always considered a begin-type trigger. See Section 17.4.2.8.1, "Storing with Begin-Trigger," and Section 17.4.2.8.2, "Storing with End-Trigger." - Detail capture mode has priority over the event-only trigger/capture modes. Therefore, event-only modes have no meaning in detail mode and their functions default to similar trigger modes. | Mode | Normal / Loop1 | | Detail | | |-------------------------|----------------|-------|--------|-------| | Wiode | Tag | Force | Tag | Force | | A only | | | | | | A or B | | | | | | A then B | | | | | | Event-only B | 1 | | 1, 3 | 3 | | A then event-only B | 2 | | 4 | 4 | | A and B (full mode) | 5 | | 5 | | | A and not B (full mode) | 5 | | 5 | | | Inside range | 6 | | 6 | | | Outside range | 6 | | 6 | | **Table 17-25. Resolution of Mode Conflicts** - 1 Ignored same as force - 2 Ignored for comparator B - 3 Reduces to effectively "B only" - 4 Works same as A then B - 5 Reduces to effectively "A only" B not compared - 6 Only accurate to word boundaries ## 17.4.2.6 Capture Modes The DBG in DBG mode can operate in four capture modes. These modes are described in the following subsections. ### 17.4.2.6.1 Normal Mode In normal mode, the DBG module uses comparator A and B as triggering devices. Change-of-flow information or data will be stored depending on TRG in DBGSC. ## 17.4.2.6.2 Loop1 Mode The intent of loop1 mode is to prevent the trace buffer from being filled entirely with duplicate information from a looping construct such as delays using the DBNE instruction or polling loops using BRSET/BRCLR instructions. Immediately after address information is placed in the trace buffer, the DBG module writes this value into the C comparator and the C comparator is placed in ignore address mode. This will prevent duplicate address entries in the trace buffer resulting from repeated bit-conditional branches. Comparator C will be cleared when the ARM bit is set in loop1 mode to prevent the previous contents of the register from interfering with loop1 mode operation. Breakpoints based on comparator C are disabled. Loop1 mode only inhibits duplicate source address entries that would typically be stored in most tight looping constructs. It will not inhibit repeated entries of destination addresses or vector addresses, because repeated entries of these would most likely indicate a bug in the user's code that the DBG module is designed to help find. #### NOTE In certain very tight loops, the source address will have already been fetched again before the C comparator is updated. This results in the source address being stored twice before further duplicate entries are suppressed. This condition occurs with branch-on-bit instructions when the branch is fetched by the first P-cycle of the branch or with loop-construct instructions in which the branch is fetched with the first or second P cycle. See examples below: ``` LOOP INCX ; 1-byte instruction fetched by 1st P-cycle of BRCLR BRCLR CMPTMP, #$0c,LOOP ; the BRCLR instruction also will be fetched by 1st P-cycle of BRCLR LOOP2 BRN * ; 2-byte instruction fetched by 1st P-cycle of DBNE NOP ; 1-byte instruction fetched by 2nd P-cycle of DBNE DBNE A,LOOP2 ; this instruction also fetched by 2nd P-cycle of DBNE ``` #### NOTE Loop1 mode does not support paged memory, and inhibits duplicate entries in the trace buffer based solely on the CPU address. There is a remote possibility of an erroneous address match if program flow alternates between paged and unpaged memory space. Chapter 17 Debug Module (DBGV1) Block Description #### 17.4.2.6.3 **Detail Mode** In the detail mode, address and data for all cycles except program fetch (P) and free (f) cycles are stored in trace buffer. This mode is intended to supply additional information on indexed, indirect addressing modes where storing only the destination address would not provide all information required for a user to determine where his code was in error. #### 17.4.2.6.4 **Profile Mode** This mode is intended to allow a host computer to poll a running target and provide a histogram of program execution. Each read of the trace buffer address will return the address of the last instruction executed. The DBGCNT register is not incremented and the trace buffer does not get filled. The ARM bit is not used and all breakpoints and all other debug functions will be disabled. #### 17.4.2.7 Storage Memory The storage memory is a 64 words deep by 16-bits wide dual port RAM array. The CPU accesses the RAM array through a single memory location window (DBGTBH:DBGTBL). The DBG module stores trace information in the RAM array in a circular buffer format. As data is read via the CPU, a pointer into the RAM will increment so that the next CPU read will receive fresh information. In all trigger modes except for event-only and detail capture mode, the data stored in the trace buffer will be change-of-flow addresses. change-of-flow addresses are defined as follows: - Source address of conditional branches (long, short, BRSET, and loop constructs) taken - Destination address of indexed JMP, JSR, and CALL instruction - Destination address of RTI, RTS, and RTC instructions - Vector address of interrupts except for SWI and BDM vectors In the event-only trigger modes only the 16-bit data bus value corresponding to the event is stored. In the detail capture mode, address and then data are stored for all cycles except program fetch (P) and free (f) cycles. #### 17.4.2.8 Storing Data in Memory Storage Buffer #### 17.4.2.8.1 Storing with Begin-Trigger Storing with begin-trigger can be used in all trigger modes. When DBG mode is enabled and armed in the begin-trigger mode, data is not stored in the trace buffer until the trigger condition is met. As soon as the trigger condition is met, the DBG module will remain armed until 64 words are stored in the trace buffer. If the trigger is at the address of the change-of-flow instruction the change-of-flow associated with the trigger event will be stored in the trace buffer. #### 17.4.2.8.2 Storing with End-Trigger Storing with end-trigger cannot be used in event-only trigger modes. When DBG mode is enabled and armed in the end-trigger mode, data is stored in the trace buffer until the trigger condition is met. When the trigger condition is met, the DBG module will become de-armed and no more data will be stored. If MC9S12KT256 Data Sheet, Rev. 1.16 550 Freescale Semiconductor the trigger is at the address of a change-of-flow address the trigger event will not be stored in the trace buffer. ## 17.4.2.9 Reading Data from Trace Buffer The data stored in the trace buffer can be read using either the background debug module (BDM) module or the CPU provided the DBG module is enabled and not armed. The trace buffer data is read out first-in first-out. By reading CNT in DBGCNT the number of valid words can be determined. CNT will not decrement as data is read from DBGTBH:DBGTBL. The trace buffer data is read by reading DBGTBH:DBGTBL with a 16-bit read. Each time DBGTBH:DBGTBL is read, a pointer in the DBG will be incremented to allow reading of the next word. Reading the trace buffer while the DBG module is armed will return invalid data and no shifting of the RAM pointer will occur. #### NOTE The trace buffer should be read with the DBG module enabled and in the same capture mode that the data was recorded. The contents of the trace buffer counter register (DBGCNT) are resolved differently in detail mode verses the other modes and may lead to incorrect interpretation of the trace buffer data. ## 17.4.3 Breakpoints There are two ways of getting a breakpoint in DBG mode. One is based on the trigger condition of the trigger mode using comparator A and/or B, and the other is using comparator C. External breakpoints generated using the TAGHI and TAGLO external pins are disabled in DBG mode. ## 17.4.3.1 Breakpoint Based on Comparator A and B A breakpoint request to the CPU can be enabled by setting DBGBRK in DBGC1. The value of BEGIN in DBGC1 determines when the breakpoint request to the CPU will occur. When BEGIN in DBGC1 is set, begin-trigger is selected and the breakpoint request will not occur until the trace buffer is filled with 64 words. When BEGIN in DBGC1 is cleared, end-trigger is selected and the breakpoint request will occur immediately at the trigger cycle. There are two types of breakpoint requests supported by the DBG module, tagged and forced. Tagged breakpoints are associated with opcode addresses and allow breaking just before a specific instruction executes. Forced breakpoints are not associated with opcode addresses and allow breaking at the next instruction boundary. The type of breakpoint based on comparators A and B is determined by TRGSEL in the DBGC1 register (TRGSEL = 1 for tagged breakpoint, TRGSEL = 0 for forced breakpoint). Table 17-26 illustrates the type of breakpoint that will occur based on the debug run. Table 17-26. Breakpoint Setup | BEGIN | TRGSEL | DBGBRK | Type of Debug Run | |-------|--------|--------|-----------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Fill trace buffer until trigger address (no CPU breakpoint — keep running) | | 0 | 0 | 1 | Fill trace buffer until trigger address, then a forced breakpoint request occurs | | 0 | 1 | 0 | Fill trace buffer until trigger opcode is about to execute (no CPU breakpoint — keep running) | | 0 | 1 | 1 | Fill trace buffer until trigger opcode about to execute, then a tagged breakpoint request occurs | | 1 | 0 | 0 | Start trace buffer at trigger address (no CPU breakpoint — keep running) | | 1 | 0 | 1 | Start trace buffer at trigger address, a forced breakpoint request occurs when trace buffer is full | | 1 | 1 | 0 | Start trace buffer at trigger opcode (no CPU breakpoint — keep running) | | 1 | 1 | 1 | Start trace buffer at trigger opcode, a forced breakpoint request occurs when trace buffer is full | ## 17.4.3.2 Breakpoint Based on Comparator C A breakpoint request to the CPU can be created if BKCEN in DBGC2 is set. Breakpoints based on a successful comparator C match can be accomplished regardless of the mode of operation for comparator A or B, and do not affect the status of the ARM bit. TAGC in DBGC2 is used to select either tagged or forced breakpoint requests for comparator C. Breakpoints based on comparator C are disabled in LOOP1 mode. #### NOTE Because breakpoints cannot be disabled when the DBG is armed, one must be careful to avoid an "infinite breakpoint loop" when using tagged-type C breakpoints while the DBG is armed. If BDM breakpoints are selected, executing a TRACE1 instruction before the GO instruction is the recommended way to avoid re-triggering a breakpoint if one does not wish to de-arm the DBG. If SWI breakpoints are selected, disarming the DBG in the SWI interrupt service routine is the recommended way to avoid re-triggering a breakpoint. ## 17.5 Resets The DBG module is disabled after reset. The DBG module cannot cause a MCU reset. ## 17.6 Interrupts The DBG contains one interrupt source. If a breakpoint is requested and BDM in DBGC2 is cleared, an SWI interrupt will be generated. Chapter 17 Debug Module (DBGV1) Block Description Chapter 17 Debug Module (DBGV1) Block Description # **Chapter 18 Interrupt (INTV1) Block Description** ## 18.1 Introduction This section describes the functionality of the interrupt (INT) sub-block of the S12 core platform. A block diagram of the interrupt sub-block is shown in Figure 18-1. Figure 18-1. INTV1 Block Diagram #### Chapter 18 Interrupt (INTV1) Block Description The interrupt sub-block decodes the priority of all system exception requests and provides the applicable vector for processing the exception. The INT supports I-bit maskable and X-bit maskable interrupts, a non-maskable unimplemented opcode trap, a non-maskable software interrupt (SWI) or background debug mode request, and three system reset vector requests. All interrupt related exception requests are managed by the interrupt sub-block (INT). #### **18.1.1** Features The INT includes these features: - Provides two to 122 I-bit maskable interrupt vectors (0xFF00–0xFFF2) - Provides one X-bit maskable interrupt vector (0xFFF4) - Provides a non-maskable software interrupt (SWI) or background debug mode request vector (0xFFF6) - Provides a non-maskable unimplemented opcode trap (TRAP) vector (0xFFF8) - Provides three system reset vectors (0xFFFA–0xFFFE) (reset, CMR, and COP) - Determines the appropriate vector and drives it onto the address bus at the appropriate time - Signals the CPU that interrupts are pending - Provides control registers which allow testing of interrupts - Provides additional input signals which prevents requests for servicing I and X interrupts - Wakes the system from stop or wait mode when an appropriate interrupt occurs or whenever $\overline{\text{XIRQ}}$ is active, even if $\overline{\text{XIRQ}}$ is masked - Provides asynchronous path for all I and X interrupts, (0xFF00–0xFFF4) - (Optional) selects and stores the highest priority I interrupt based on the value written into the HPRIO register # 18.1.2 Modes of Operation The functionality of the INT sub-block in various modes of operation is discussed in the subsections that follow. #### Normal operation The INT operates the same in all normal modes of operation. ## • Special operation Interrupts may be tested in special modes through the use of the interrupt test registers. #### • Emulation modes The INT operates the same in emulation modes as in normal modes. ### • Low power modes See Section 18.4.1, "Low-Power Modes," for details MC9S12KT256 Data Sheet, Rev. 1.16 # 18.2 External Signal Description Most interfacing with the interrupt sub-block is done within the core. However, the interrupt does receive direct input from the multiplexed external bus interface (MEBI) sub-block of the core for the $\overline{IRQ}$ and $\overline{XIRQ}$ pin data. ## 18.3 Memory Map and Register Definition Detailed descriptions of the registers and associated bits are given in the subsections that follow. ## 18.3.1 Module Memory Map Table 18-1. INT Memory Map | Address<br>Offset | Use | Access | |-------------------|-----------------------------------------------|--------| | 0x0015 | Interrupt Test Control Register (ITCR) | R/W | | 0x0016 | Interrupt Test Registers (ITEST) | R/W | | 0x001F | Highest Priority Interrupt (Optional) (HPRIO) | R/W | ## 18.3.2 Register Descriptions ## 18.3.2.1 Interrupt Test Control Register Module Base + 0x0015 Starting address location affected by INITRG register setting. Figure 18-2. Interrupt Test Control Register (ITCR) Read: See individual bit descriptions Write: See individual bit descriptions Table 18-2. ITCR Field Descriptions | Field | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>WRTINT | Write to the Interrupt Test Registers Read: anytime Write: only in special modes and with I-bit mask and X-bit mask set. 0 Disables writes to the test registers; reads of the test registers will return the state of the interrupt inputs. 1 Disconnect the interrupt inputs from the priority decoder and use the values written into the ITEST registers instead. | | | <b>Note:</b> Any interrupts which are pending at the time that WRTINT is set will remain until they are overwritten. | | 3:0<br>ADR[3:0] | Test Register Select Bits Read: anytime Write: anytime These bits determine which test register is selected on a read or write. The hexadecimal value written here will be the same as the upper nibble of the lower byte of the vector selects. That is, an "F" written into ADR[3:0] will select vectors 0xFFFE–0xFFF0 while a "7" written to ADR[3:0] will select vectors 0xFF7E–0xFF70. | ## 18.3.2.2 Interrupt Test Registers Module Base + 0x0016 Starting address location affected by INITRG register setting. Figure 18-3. Interrupt TEST Registers (ITEST) Read: Only in special modes. Reads will return either the state of the interrupt inputs of the interrupt sub-block (WRTINT = 0) or the values written into the TEST registers (WRTINT = 1). Reads will always return 0s in normal modes. Write: Only in special modes and with WRTINT = 1 and CCR I mask = 1. Table 18-3. ITEST Field Descriptions | Field | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>INT[E:0] | Interrupt TEST Bits — These registers are used in special modes for testing the interrupt logic and priority independent of the system configuration. Each bit is used to force a specific interrupt vector by writing it to a logic 1 state. Bits are named INTE through INT0 to indicate vectors 0xFFxE through 0xFFx0. These bits can be written only in special modes and only with the WRTINT bit set (logic 1) in the interrupt test control register (ITCR). In addition, I interrupts must be masked using the I bit in the CCR. In this state, the interrupt input lines to the interrupt sub-block will be disconnected and interrupt requests will be generated only by this register. These bits can also be read in special modes to view that an interrupt requested by a system block (such as a peripheral block) has reached the INT module. | | | There is a test register implemented for every eight interrupts in the overall system. All of the test registers share the same address and are individually selected using the value stored in the ADR[3:0] bits of the interrupt test control register (ITCR). | | | <b>Note:</b> When ADR[3:0] have the value of 0x000F, only bits 2:0 in the ITEST register will be accessible. That is, vectors higher than 0xFFF4 cannot be tested using the test registers and bits 7:3 will always read as a logic 0. If ADR[3:0] point to an unimplemented test register, writes will have no effect and reads will always return a logic 0 value. | ## 18.3.2.3 Highest Priority I Interrupt (Optional) Module Base + 0x001F Starting address location affected by INITRG register setting. Figure 18-4. Highest Priority I Interrupt Register (HPRIO) Read: Anytime Write: Only if I mask in CCR = 1 **Table 18-4. HPRIO Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1<br>PSEL[7:1] | Highest Priority I Interrupt Select Bits — The state of these bits determines which I-bit maskable interrupt will be promoted to highest priority (of the I-bit maskable interrupts). To promote an interrupt, the user writes the least significant byte of the associated interrupt vector address to this register. If an unimplemented vector address or a non I-bit masked vector address (value higher than 0x00F2) is written, IRQ (0xFFF2) will be the default highest priority interrupt. | # 18.4 Functional Description The interrupt sub-block processes all exception requests made by the CPU. These exceptions include interrupt vector requests and reset vector requests. Each of these exception types and their overall priority level is discussed in the subsections below. Chapter 18 Interrupt (INTV1) Block Description ## 18.4.1 Low-Power Modes The INT does not contain any user-controlled options for reducing power consumption. The operation of the INT in low-power modes is discussed in the following subsections. ## 18.4.1.1 Operation in Run Mode The INT does not contain any options for reducing power in run mode. ## 18.4.1.2 Operation in Wait Mode Clocks to the INT can be shut off during system wait mode and the asynchronous interrupt path will be used to generate the wake-up signal upon recognition of a valid interrupt or any $\overline{\text{XIRQ}}$ request. ## 18.4.1.3 Operation in Stop Mode Clocks to the INT can be shut off during system stop mode and the asynchronous interrupt path will be used to generate the wake-up signal upon recognition of a valid interrupt or any $\overline{\text{XIRQ}}$ request. ## 18.5 Resets The INT supports three system reset exception request types: normal system reset or power-on-reset request, crystal monitor reset request, and COP watchdog reset request. The type of reset exception request must be decoded by the system and the proper request made to the core. The INT will then provide the service routine address for the type of reset requested. ## 18.6 Interrupts As shown in the block diagram in Figure 18-1, the INT contains a register block to provide interrupt status and control, an optional highest priority I interrupt (HPRIO) block, and a priority decoder to evaluate whether pending interrupts are valid and assess their priority. # 18.6.1 Interrupt Registers The INT registers are accessible only in special modes of operation and function as described in Section 18.3.2.1, "Interrupt Test Control Register," and Section 18.3.2.2, "Interrupt Test Registers," previously. # 18.6.2 Highest Priority I-Bit Maskable Interrupt When the optional HPRIO block is implemented, the user is allowed to promote a single I-bit maskable interrupt to be the highest priority I interrupt. The HPRIO evaluates all interrupt exception requests and passes the HPRIO vector to the priority decoder if the highest priority I interrupt is active. RTI replaces the promoted interrupt source. ## 18.6.3 Interrupt Priority Decoder The priority decoder evaluates all interrupts pending and determines their validity and priority. When the CPU requests an interrupt vector, the decoder will provide the vector for the highest priority interrupt request. Because the vector is not supplied until the CPU requests it, it is possible that a higher priority interrupt request could override the original exception that caused the CPU to request the vector. In this case, the CPU will receive the highest priority vector and the system will process this exception instead of the original request. #### NOTE Care must be taken to ensure that all exception requests remain active until the system begins execution of the applicable service routine; otherwise, the exception request may not be processed. If for any reason the interrupt source is unknown (e.g., an interrupt request becomes inactive after the interrupt has been recognized but prior to the vector request), the vector address will default to that of the last valid interrupt that existed during the particular interrupt sequence. If the CPU requests an interrupt vector when there has never been a pending interrupt request, the INT will provide the software interrupt (SWI) vector address. ## 18.7 Exception Priority The priority (from highest to lowest) and address of all exception vectors issued by the INT upon request by the CPU is shown in Table 18-5. | Vector Address | Source | |----------------|---------------------------------------------------------------------------------| | 0xFFFE-0xFFFF | System reset | | 0xFFFC-0xFFFD | Crystal monitor reset | | 0xFFFA-0xFFFB | COP reset | | 0xFFF8-0xFFF9 | Unimplemented opcode trap | | 0xFFF6-0xFFF7 | Software interrupt instruction (SWI) or BDM vector request | | 0xFFF4-0xFFF5 | XIRQ signal | | 0xFFF2-0xFFF3 | IRQ signal | | 0xFFF0-0xFF00 | Device-specific I-bit maskable interrupt sources (priority in descending order) | Table 18-5. Exception Vector Map and Priority Chapter 18 Interrupt (INTV1) Block Description # **Chapter 19 Multiplexed External Bus Interface (MEBIV3)** ## 19.1 Introduction This section describes the functionality of the multiplexed external bus interface (MEBI) sub-block of the S12 core platform. The functionality of the module is closely coupled with the S12 CPU and the memory map controller (MMC) sub-blocks. Figure 19-1 is a block diagram of the MEBI. In Figure 19-1, the signals on the right hand side represent pins that are accessible externally. On some chips, these may not all be bonded out. The MEBI sub-block of the core serves to provide access and/or visibility to internal core data manipulation operations including timing reference information at the external boundary of the core and/or system. Depending upon the system operating mode and the state of bits within the control registers of the MEBI, the internal 16-bit read and write data operations will be represented in 8-bit or 16-bit accesses externally. Using control information from other blocks within the system, the MEBI will determine the appropriate type of data access to be generated. ## 19.1.1 Features The block name includes these distinctive features: - External bus controller with four 8-bit ports A,B, E, and K - Data and data direction registers for ports A, B, E, and K when used as general-purpose I/O - Control register to enable/disable alternate functions on ports E and K - Mode control register - Control register to enable/disable pull resistors on ports A, B, E, and K - Control register to enable/disable reduced output drive on ports A, B, E, and K - Control register to configure external clock behavior - Control register to configure IRQ pin operation - Logic to capture and synchronize external interrupt pin inputs Figure 19-1. MEBI Block Diagram MC9S12KT256 Data Sheet, Rev. 1.16 ## 19.1.2 Modes of Operation Normal expanded wide mode Ports A and B are configured as a 16-bit multiplexed address and data bus and port E provides bus control and status signals. This mode allows 16-bit external memory and peripheral devices to be interfaced to the system. Normal expanded narrow mode Ports A and B are configured as a 16-bit address bus and port A is multiplexed with 8-bit data. Port E provides bus control and status signals. This mode allows 8-bit external memory and peripheral devices to be interfaced to the system. • Normal single-chip mode There is no external expansion bus in this mode. The processor program is executed from internal memory. Ports A, B, K, and most of E are available as general-purpose I/O. • Special single-chip mode This mode is generally used for debugging single-chip operation, boot-strapping, or security related operations. The active background mode is in control of CPU execution and BDM firmware is waiting for additional serial commands through the BKGD pin. There is no external expansion bus after reset in this mode. • Emulation expanded wide mode Developers use this mode for emulation systems in which the users target application is normal expanded wide mode. • Emulation expanded narrow mode Developers use this mode for emulation systems in which the users target application is normal expanded narrow mode. • Special test mode Ports A and B are configured as a 16-bit multiplexed address and data bus and port E provides bus control and status signals. In special test mode, the write protection of many control bits is lifted so that they can be thoroughly tested without needing to go through reset. • Special peripheral mode This mode is intended for Freescale Semiconductor factory testing of the system. The CPU is inactive and an external (tester) bus master drives address, data, and bus control signals. # 19.2 External Signal Description In typical implementations, the MEBI sub-block of the core interfaces directly with external system pins. Some pins may not be bonded out in all implementations. Table 19-1 outlines the pin names and functions and gives a brief description of their operation reset state of these pins and associated pull-ups or pull-downs is dependent on the mode of operation and on the integration of this block at the chip level (chip dependent). Table 19-1. External System Pins Associated With MEBI | Pin Name | Pin Functions | Description | |---------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BKGD/MODC/<br>TAGHI | MODC | At the rising edge on RESET, the state of this pin is registered into the MODC bit to set the mode. (This pin always has an internal pullup.) | | | BKGD | Pseudo open-drain communication pin for the single-wire background debug mode. There is an internal pull-up resistor on this pin. | | | TAGHI | When instruction tagging is on, a 0 at the falling edge of E tags the high half of the instruction word being read into the instruction queue. | | PA7/A15/D15/D7 | PA7-PA0 | General-purpose I/O pins, see PORTA and DDRA registers. | | thru<br>PA0/A8/D8/D0 | A15–A8 | High-order address lines multiplexed during ECLK low. Outputs except in special peripheral mode where they are inputs from an external tester system. | | | D15-D8 | High-order bidirectional data lines multiplexed during ECLK high in expanded wide modes, special peripheral mode, and visible internal accesses (IVIS = 1) in emulation expanded narrow mode. Direction of data transfer is generally indicated by R/W. | | | D15/D7<br>thru<br>D8/D0 | Alternate high-order and low-order bytes of the bidirectional data lines multiplexed during ECLK high in expanded narrow modes and narrow accesses in wide modes. Direction of data transfer is generally indicated by R/W. | | PB7/A7/D7 | PB7-PB0 | General-purpose I/O pins, see PORTB and DDRB registers. | | thru<br>PB0/A0/D0 | A7-A0 | Low-order address lines multiplexed during ECLK low. Outputs except in special peripheral mode where they are inputs from an external tester system. | | | D7-D0 | Low-order bidirectional data lines multiplexed during ECLK high in expanded wide modes, special peripheral mode, and visible internal accesses (with IVIS = 1) in emulation expanded narrow mode. Direction of data transfer is generally indicated by R/W. | | PE7/NOACC | PE7 | General-purpose I/O pin, see PORTE and DDRE registers. | | | NOACC | CPU No Access output. Indicates whether the current cycle is a free cycle. Only available in expanded modes. | | PE6/IPIPE1/<br>MODB/CLKTO | MODB | At the rising edge of RESET, the state of this pin is registered into the MODB bit to set the mode. | | | PE6 | General-purpose I/O pin, see PORTE and DDRE registers. | | | IPIPE1 | Instruction pipe status bit 1, enabled by PIPOE bit in PEAR. | | | CLKTO | System clock test output. Only available in special modes. PIPOE = 1 overrides this function. The enable for this function is in the clock module. | | PE5/IPIPE0/MODA | MODA | At the rising edge on RESET, the state of this pin is registered into the MODA bit to set the mode. | | | PE5 | General-purpose I/O pin, see PORTE and DDRE registers. | | | IPIPE0 | Instruction pipe status bit 0, enabled by PIPOE bit in PEAR. | Table 19-1. External System Pins Associated With MEBI (continued) | Pin Name | Pin Functions | Description | |------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE4/ECLK | PE4 | General-purpose I/O pin, see PORTE and DDRE registers. | | | ECLK | Bus timing reference clock, can operate as a free-running clock at the system clock rate or to produce one low-high clock per visible access, with the high period stretched for slow accesses. ECLK is controlled by the NECLK bit in PEAR, the IVIS bit in MODE, and the ESTR bit in EBICTL. | | PE3/LSTRB/ TAGLO | PE3 | General-purpose I/O pin, see PORTE and DDRE registers. | | | LSTRB | Low strobe bar, 0 indicates valid data on D7–D0. | | | SZ8 | In special peripheral mode, this pin is an input indicating the size of the data transfer (0 = 16-bit; 1 = 8-bit). | | | TAGLO | In expanded wide mode or emulation narrow modes, when instruction tagging is on and low strobe is enabled, a 0 at the falling edge of E tags the low half of the instruction word being read into the instruction queue. | | PE2/R/W | PE2 | General-purpose I/O pin, see PORTE and DDRE registers. | | | R/W | Read/write, indicates the direction of internal data transfers. This is an output except in special peripheral mode where it is an input. | | PE1/ĪRQ | PE1 | General-purpose input-only pin, can be read even if $\overline{IRQ}$ enabled. | | | ĪRQ | Maskable interrupt request, can be level sensitive or edge sensitive. | | PE0/XIRQ | PE0 | General-purpose input-only pin. | | | XIRQ | Non-maskable interrupt input. | | PK7/ECS | PK7 | General-purpose I/O pin, see PORTK and DDRK registers. | | | ECS | Emulation chip select | | PK6/XCS | PK6 | General-purpose I/O pin, see PORTK and DDRK registers. | | | XCS | External data chip select | | PK5/X19 | PK5-PK0 | General-purpose I/O pins, see PORTK and DDRK registers. | | thru<br>PK0/X14 | X19–X14 | Memory expansion addresses | Detailed descriptions of these pins can be found in the device overview chapter. #### 19.3 **Memory Map and Register Definition** A summary of the registers associated with the MEBI sub-block is shown in Table 19-2. Detailed descriptions of the registers and bits are given in the subsections that follow. On most chips the registers are mappable. Therefore, the upper bits may not be all 0s as shown in the table and descriptions. MC9S12KT256 Data Sheet, Rev. 1.16 Freescale Semiconductor 567 ## 19.3.1 Module Memory Map Table 19-2. MEBI Memory Map | Address<br>Offset | Use | Access | |-------------------|--------------------------------------------------|--------| | 0x0000 | Port A Data Register (PORTA) | R/W | | 0x0001 | Port B Data Register (PORTB) | R/W | | 0x0002 | Data Direction Register A (DDRA) | R/W | | 0x0003 | Data Direction Register B (DDRB) | R/W | | 0x0004 | Reserved | R | | 0x0005 | Reserved | R | | 0x0006 | Reserved | R | | 0x0007 | Reserved | R | | 0x0008 | Port E Data Register (PORTE) | R/W | | 0x0009 | Data Direction Register E (DDRE) | R/W | | 0x000A | Port E Assignment Register (PEAR) | R/W | | 0x000B | Mode Register (MODE) | R/W | | 0x000C | Pull Control Register (PUCR) | R/W | | 0x000D | Reduced Drive Register (RDRIV) | R/W | | 0x000E | External Bus Interface Control Register (EBICTL) | R/W | | 0x000F | Reserved | R | | 0x001E | IRQ Control Register (IRQCR) | R/W | | 0x00032 | Port K Data Register (PORTK) | R/W | | 0x00033 | Data Direction Register K (DDRK) | R/W | ## 19.3.2 Register Descriptions # 19.3.2.1 Port A Data Register (PORTA) Module Base + 0x0000 Starting address location affected by INITRG register setting. Figure 19-2. Port A Data Register (PORTA) MC9S12KT256 Data Sheet, Rev. 1.16 Read: Anytime when register is in the map Write: Anytime when register is in the map Port A bits 7 through 0 are associated with address lines A15 through A8 respectively and data lines D15/D7 through D8/D0 respectively. When this port is not used for external addresses such as in single-chip mode, these pins can be used as general-purpose I/O. Data direction register A (DDRA) determines the primary direction of each pin. DDRA also determines the source of data for a read of PORTA. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. #### NOTE To ensure that you read the value present on the PORTA pins, always wait at least one cycle after writing to the DDRA register before reading from the PORTA register. ## 19.3.2.2 Port B Data Register (PORTB) Module Base + 0x0001 Starting address location affected by INITRG register setting. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Single Chip | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Expanded Wide,<br>Emulation Narrow with<br>IVIS, and Peripheral | AB/DB7 | AB/DB6 | AB/DB5 | AB/DB4 | AB/DB3 | AB/DB2 | AB/DB1 | AB/DB0 | | Expanded Narrow | AB7 | AB6 | AB5 | AB4 | AB3 | AB2 | AB1 | AB0 | Figure 19-3. Port A Data Register (PORTB) Read: Anytime when register is in the map Write: Anytime when register is in the map Port B bits 7 through 0 are associated with address lines A7 through A0 respectively and data lines D7 through D0 respectively. When this port is not used for external addresses, such as in single-chip mode, these pins can be used as general-purpose I/O. Data direction register B (DDRB) determines the primary direction of each pin. DDRB also determines the source of data for a read of PORTB. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. ## Chapter 19 Multiplexed External Bus Interface (MEBIV3) ## **NOTE** To ensure that you read the value present on the PORTB pins, always wait at least one cycle after writing to the DDRB register before reading from the PORTB register. ## 19.3.2.3 Data Direction Register A (DDRA) Module Base + 0x0002 Starting address location affected by INITRG register setting. Figure 19-4. Data Direction Register A (DDRA) Read: Anytime when register is in the map Write: Anytime when register is in the map This register controls the data direction for port A. When port A is operating as a general-purpose I/O port, DDRA determines the primary direction for each port A pin. A 1 causes the associated port pin to be an output and a 0 causes the associated pin to be a high-impedance input. The value in a DDR bit also affects the source of data for reads of the corresponding PORTA register. If the DDR bit is 0 (input) the buffered pin input state is read. If the DDR bit is 1 (output) the associated port data register bit state is read. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. It is reset to 0x00 so the DDR does not override the three-state control signals. **Table 19-3. DDRA Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------| | DDRA | Data Direction Port A 0 Configure the corresponding I/O pin as an input 1 Configure the corresponding I/O pin as an output | Chapter 19 Multiplexed External Bus Interface (MEBIV3) ## 19.3.2.4 Data Direction Register B (DDRB) Module Base + 0x0003 Starting address location affected by INITRG register setting. Figure 19-5. Data Direction Register B (DDRB) Read: Anytime when register is in the map Write: Anytime when register is in the map This register controls the data direction for port B. When port B is operating as a general-purpose I/O port, DDRB determines the primary direction for each port B pin. A 1 causes the associated port pin to be an output and a 0 causes the associated pin to be a high-impedance input. The value in a DDR bit also affects the source of data for reads of the corresponding PORTB register. If the DDR bit is 0 (input) the buffered pin input state is read. If the DDR bit is 1 (output) the associated port data register bit state is read. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. It is reset to 0x00 so the DDR does not override the three-state control signals. **Table 19-4. DDRB Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------| | DDRB | Data Direction Port B 0 Configure the corresponding I/O pin as an input 1 Configure the corresponding I/O pin as an output | ## 19.3.2.5 Reserved Registers Module Base + 0x0004 Starting address location affected by INITRG register setting. Figure 19-6. Reserved Register Module Base + 0x0005 Starting address location affected by INITRG register setting. Figure 19-7. Reserved Register Module Base + 0x0006 Starting address location affected by INITRG register setting. Figure 19-8. Reserved Register Module Base + 0x0007 Starting address location affected by INITRG register setting. Figure 19-9. Reserved Register #### Chapter 19 Multiplexed External Bus Interface (MEBIV3) These register locations are not used (reserved). All unused registers and bits in this block return logic 0s when read. Writes to these registers have no effect. These registers are not in the on-chip map in special peripheral mode. ## 19.3.2.6 Port E Data Register (PORTE) Module Base + 0x0008 Starting address location affected by INITRG register setting. Figure 19-10. Port E Data Register (PORTE) Read: Anytime when register is in the map Write: Anytime when register is in the map Port E is associated with external bus control signals and interrupt inputs. These include mode select (MODB/IPIPE1, MODA/IPIPE0), E clock, size ( $\overline{LSTRB}/\overline{TAGLO}$ ), read/write (R/ $\overline{W}$ ), $\overline{IRQ}$ , and $\overline{XIRQ}$ . When not used for one of these specific functions, port E pins 7:2 can be used as general-purpose I/O and pins 1:0 can be used as general-purpose input. The port E assignment register (PEAR) selects the function of each pin and DDRE determines whether each pin is an input or output when it is configured to be general-purpose I/O. DDRE also determines the source of data for a read of PORTE. Some of these pins have software selectable pull resistors. $\overline{IRQ}$ and $\overline{XIRQ}$ can only be pulled up whereas the polarity of the PE7, PE4, PE3, and PE2 pull resistors are determined by chip integration. Please refer to the device overview chapter (Signal Property Summary) to determine the polarity of these resistors. A single control bit enables the pull devices for all of these pins when they are configured as inputs. This register is not in the on-chip map in special peripheral mode or in expanded modes when the EME bit is set. Therefore, these accesses will be echoed externally. #### NOTE It is unwise to write PORTE and DDRE as a word access. If you are changing port E pins from being inputs to outputs, the data may have extra transitions during the write. It is best to initialize PORTE before enabling as outputs. #### **NOTE** To ensure that you read the value present on the PORTE pins, always wait at least one cycle after writing to the DDRE register before reading from the PORTE register. ## 19.3.2.7 Data Direction Register E (DDRE) Module Base + 0x0009 Starting address location affected by INITRG register setting. Figure 19-11. Data Direction Register E (DDRE) Read: Anytime when register is in the map Write: Anytime when register is in the map Data direction register E is associated with port E. For bits in port E that are configured as general-purpose I/O lines, DDRE determines the primary direction of each of these pins. A 1 causes the associated bit to be an output and a 0 causes the associated bit to be an input. Port E bit 1 (associated with $\overline{IRQ}$ ) and bit 0 (associated with $\overline{XIRQ}$ ) cannot be configured as outputs. Port E, bits 1 and 0, can be read regardless of whether the alternate interrupt function is enabled. The value in a DDR bit also affects the source of data for reads of the corresponding PORTE register. If the DDR bit is 0 (input) the buffered pin input state is read. If the DDR bit is 1 (output) the associated port data register bit state is read. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. Also, it is not in the map in expanded modes while the EME control bit is set. Table 19-5. DDRE Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2<br>DDRE | Data Direction Port E 0 Configure the corresponding I/O pin as an input 1 Configure the corresponding I/O pin as an output Note: It is unwise to write PORTE and DDRE as a word access. If you are changing port E pins from inputs to outputs, the data may have extra transitions during the write. It is best to initialize PORTE before enabling as outputs. | ## 19.3.2.8 Port E Assignment Register (PEAR) Module Base + 0x000A Starting address location affected by INITRG register setting. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------|--------|---|-------|-------|-------|------|---|---| | R | NOACCE | 0 | PIPOE | NECLK | LSTRE | RDWE | 0 | 0 | | W | | | | | | | | | | Reset | | | | | | | | | | Special Single Chip | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Special Test | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Peripheral | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Emulation Expanded<br>Narrow | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Emulation Expanded Wide | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Normal Single Chip | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Normal Expanded<br>Narrow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Normal Expanded Wide | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | = Unimplemented or Reserved | | | | | | | | | Figure 19-12. Port E Assignment Register (PEAR) Read: Anytime (provided this register is in the map). Write: Each bit has specific write conditions. Please refer to the descriptions of each bit on the following pages. Port E serves as general-purpose I/O or as system and bus control signals. The PEAR register is used to choose between the general-purpose I/O function and the alternate control functions. When an alternate control function is selected, the associated DDRE bits are overridden. The reset condition of this register depends on the mode of operation because bus control signals are needed immediately after reset in some modes. In normal single-chip mode, no external bus control signals are needed so all of port E is configured for general-purpose I/O. In normal expanded modes, only the E clock is configured for its alternate bus control function and the other bits of port E are configured for general-purpose I/O. As the reset vector is located in external memory, the E clock is required for this access. $R/\overline{W}$ is only needed by the system when there are external writable resources. If the normal expanded system needs any other bus control signals, PEAR would need to be written before any access that needed the additional signals. In special test and emulation modes, IPIPE1, IPIPE0, E, $\overline{LSTRB}$ , and $R/\overline{W}$ are configured out of reset as bus control signals. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. ### **Table 19-6. PEAR Field Descriptions** | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>NOACCE | CPU No Access Output Enable Normal: write once Emulation: write never Special: write anytime 1 The associated pin (port E, bit 7) is general-purpose I/O. 0 The associated pin (port E, bit 7) is output and indicates whether the cycle is a CPU free cycle. This bit has no effect in single-chip or special peripheral modes. | | 5<br>PIPOE | Pipe Status Signal Output Enable Normal: write once Emulation: write never Special: write anytime. 0 The associated pins (port E, bits 6:5) are general-purpose I/O. 1 The associated pins (port E, bits 6:5) are outputs and indicate the state of the instruction queue This bit has no effect in single-chip or special peripheral modes. | | 4<br>NECLK | No External E Clock Normal and special: write anytime Emulation: write never 0 The associated pin (port E, bit 4) is the external E clock pin. External E clock is free-running if ESTR = 0 1 The associated pin (port E, bit 4) is a general-purpose I/O pin. External E clock is available as an output in all modes. | | 3<br>LSTRE | Low Strobe (LSTRB) Enable Normal: write once Emulation: write never Special: write anytime. 0 The associated pin (port E, bit 3) is a general-purpose I/O pin. 1 The associated pin (port E, bit 3) is configured as the LSTRB bus control output. If BDM tagging is enabled, TAGLO is multiplexed in on the rising edge of ECLK and LSTRB is driven out on the falling edge of ECLK. This bit has no effect in single-chip, peripheral, or normal expanded narrow modes. Note: LSTRB is used during external writes. After reset in normal expanded mode, LSTRB is disabled to provide an extra I/O pin. If LSTRB is needed, it should be enabled before any external writes. External reads do not normally need LSTRB because all 16 data bits can be driven even if the system only needs 8 bits of data. | | 2<br>RDWE | Read/Write Enable Normal: write once Emulation: write never Special: write anytime 0 The associated pin (port E, bit 2) is a general-purpose I/O pin. 1 The associated pin (port E, bit 2) is configured as the R/W pin This bit has no effect in single-chip or special peripheral modes. Note: R/W is used for external writes. After reset in normal expanded mode, R/W is disabled to provide an extra I/O pin. If R/W is needed it should be enabled before any external writes. | Chapter 19 Multiplexed External Bus Interface (MEBIV3) # 19.3.2.9 Mode Register (MODE) Module Base + 0x000B Starting address location affected by INITRG register setting. | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------|------|------------|--------------|--------|------|---|-------|-------| | R | MODC | MODB | MODA | 0 | IVIS | 0 | EMK | EME | | W | MODC | INIODB | WODA | | 1015 | | CIVIT | CIVIC | | Reset | | | | | | | | | | Special Single Chip | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Emulation Expanded<br>Narrow | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | Special Test | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | Emulation Expanded Wide | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | | Normal Single Chip | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Normal Expanded<br>Narrow | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Peripheral | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Normal Expanded Wide | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | = Unimplem | ented or Res | served | | | | | Figure 19-13. Mode Register (MODE) Read: Anytime (provided this register is in the map). Write: Each bit has specific write conditions. Please refer to the descriptions of each bit on the following pages. The MODE register is used to establish the operating mode and other miscellaneous functions (i.e., internal visibility and emulation of port E and K). In special peripheral mode, this register is not accessible but it is reset as shown to system configuration features. Changes to bits in the MODE register are delayed one cycle after the write. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. ### **Table 19-7. MODE Field Descriptions** | Field | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5<br>MOD[C:A] | Mode Select Bits — These bits indicate the current operating mode. If MODA = 1, then MODC, MODB, and MODA are write never. If MODC = MODA = 0, then MODC, MODB, and MODA are writable with the exception that you cannot change to or from special peripheral mode If MODC = 1, MODB = 0, and MODA = 0, then MODC is write never. MODB and MODA are write once, except that you cannot change to special peripheral mode. From normal single-chip, only normal expanded narrow and normal expanded wide modes are available. See Table 19-8 and Table 19-16. | | 3<br>IVIS | Internal Visibility (for both read and write accesses) — This bit determines whether internal accesses generate a bus cycle that is visible on the external bus. Normal: write once Emulation: write never Special: write anytime 0 No visibility of internal bus operations on external bus. 1 Internal bus operations are visible on external bus. | | 1<br>EMK | Emulate Port K Normal: write once Emulation: write never Special: write anytime 0 PORTK and DDRK are in the memory map so port K can be used for general-purpose I/O. 1 If in any expanded mode, PORTK and DDRK are removed from the memory map. In single-chip modes, PORTK and DDRK are always in the map regardless of the state of this bit. In special peripheral mode, PORTK and DDRK are never in the map regardless of the state of this bit. | | 0<br>EME | Emulate Port E Normal and Emulation: write never Special: write anytime 0 PORTE and DDRE are in the memory map so port E can be used for general-purpose I/O. 1 If in any expanded mode or special peripheral mode, PORTE and DDRE are removed from the memory map. Removing the registers from the map allows the user to emulate the function of these registers externally. In single-chip modes, PORTE and DDRE are always in the map regardless of the state of this bit. | | MODC | MODB | MODA | Mode | MODx Write Capability | |------|--------------|------|--------------------------------------------------------------------------------|---------------------------------------------------------------------| | 0 | 0 | 0 | Special single chip | MODC, MODB, and MODA write anytime but not to 110 <sup>2</sup> | | 0 | 0 | 1 | Emulation narrow | No write | | 0 | 1 | 0 | Special test | MODC, MODB, and MODA<br>write anytime but not to 110 <sup>(2)</sup> | | 0 | 1 | 1 | Emulation wide | No write | | 1 | 0 | 0 | Normal single chip MODC write never, MODB and MODA write once but not to 110 | | | 1 | 0 | 1 | Normal expanded narrow | No write | | 1 | 1 | 0 | Special peripheral No write | | | | <del> </del> | + | | | Table 19-8. MODC, MODB, and MODA Write Capability<sup>1</sup> No write Normal expanded wide # 19.3.2.10 Pull Control Register (PUCR) Module Base + 0x000C 1 Starting address location affected by INITRG register setting. #### NOTES: 1. The default value of this parameter is shown. Please refer to the device overview chapter to determine the actual reset state of this register. = Unimplemented or Reserved Figure 19-14. Pull Control Register (PUCR) Read: Anytime (provided this register is in the map). Write: Anytime (provided this register is in the map). This register is used to select pull resistors for the pins associated with the core ports. Pull resistors are assigned on a per-port basis and apply to any pin in the corresponding port that is currently configured as an input. The polarity of these pull resistors is determined by chip integration. Please refer to the device overview chapter to determine the polarity of these resistors. #### MC9S12KT256 Data Sheet, Rev. 1.16 No writes to the MOD bits are allowed while operating in a secure mode. For more details, refer to the device overview chapter. <sup>&</sup>lt;sup>2</sup> If you are in a special single-chip or special test mode and you write to this register, changing to normal single-chip mode, then one allowed write to this register remains. If you write to normal expanded or emulation mode, then no writes remain. 581 This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. ### **NOTE** These bits have no effect when the associated pin(s) are outputs. (The pull resistors are inactive.) Table 19-9. PUCR Field Descriptions | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PUPKE | Pull resistors Port K Enable 0 Port K pull resistors are disabled. 1 Enable pull resistors for port K input pins. | | 4<br>PUPEE | Pull resistors Port E Enable 0 Port E pull resistors on bits 7, 4:0 are disabled. 1 Enable pull resistors for port E input pins bits 7, 4:0. Note: Pins 5 and 6 of port E have pull resistors which are only enabled during reset. This bit has no effect on these pins. | | 1<br>PUPBE | Pull resistors Port B Enable 0 Port B pull resistors are disabled. 1 Enable pull resistors for all port B input pins. | | 0<br>PUPAE | Pull resistors Port A Enable 0 Port A pull resistors are disabled. 1 Enable pull resistors for all port A input pins. | # 19.3.2.11 Reduced Drive Register (RDRIV) Module Base + 0x000D Starting address location affected by INITRG register setting. Figure 19-15. Reduced Drive Register (RDRIV) Read: Anytime (provided this register is in the map) Write: Anytime (provided this register is in the map) This register is used to select reduced drive for the pins associated with the core ports. This gives reduced power consumption and reduced RFI with a slight increase in transition time (depending on loading). This feature would be used on ports which have a light loading. The reduced drive function is independent of which function is being used on a particular port. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. Table 19-10. RDRIV Field Descriptions | Field | Description | | | | |-----------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7<br>RDRK | Reduced Drive of Port K O All port K output pins have full drive enabled. All port K output pins have reduced drive enabled. | | | | | 4<br>RDPE | Reduced Drive of Port E 0 All port E output pins have full drive enabled. 1 All port E output pins have reduced drive enabled. | | | | | 1<br>RDPB | Reduced Drive of Port B O All port B output pins have full drive enabled. All port B output pins have reduced drive enabled. | | | | | 0<br>RDPA | Reduced Drive of Ports A O All port A output pins have full drive enabled. All port A output pins have reduced drive enabled. | | | | # 19.3.2.12 External Bus Interface Control Register (EBICTL) Module Base + 0x000E Starting address location affected by INITRG register setting. Figure 19-16. External Bus Interface Control Register (EBICTL) Read: Anytime (provided this register is in the map) Write: Refer to individual bit descriptions below The EBICTL register is used to control miscellaneous functions (i.e., stretching of external E clock). This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. **Table 19-11. EBICTL Field Descriptions** | Field | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>ESTR | E Clock Stretches — This control bit determines whether the E clock behaves as a simple free-running clock or as a bus control signal that is active only for external bus cycles. Normal and Emulation: write once Special: write anytime 0 E never stretches (always free running). 1 E stretches high during stretched external accesses and remains low during non-visible internal accesses. This bit has no effect in single-chip modes. | MC9S12KT256 Data Sheet, Rev. 1.16 # 19.3.2.13 Reserved Register Module Base + 0x000F Starting address location affected by INITRG register setting. Figure 19-17. Reserved Register This register location is not used (reserved). All bits in this register return logic 0s when read. Writes to this register have no effect. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. ### 19.3.2.14 IRQ Control Register (IRQCR) Module Base + 0x001E Starting address location affected by INITRG register setting. Figure 19-18. IRQ Control Register (IRQCR) Read: See individual bit descriptions below Write: See individual bit descriptions below Table 19-12. IRQCR Field Descriptions | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>IRQE | IRQ Select Edge Sensitive Only Special modes: read or write anytime Normal and Emulation modes: read anytime, write once 0 IRQ configured for low level recognition. 1 IRQ configured to respond only to falling edges. Falling edges on the IRQ pin will be detected anytime IRQE = 1 and will be cleared only upon a reset or the servicing of the IRQ interrupt. | | 6<br>IRQEN | External IRQ Enable Normal, emulation, and special modes: read or write anytime 0 External IRQ pin is disconnected from interrupt logic. 1 External IRQ pin is connected to interrupt logic. Note: When IRQEN = 0, the edge detect latch is disabled. | MC9S12KT256 Data Sheet, Rev. 1.16 Chapter 19 Multiplexed External Bus Interface (MEBIV3) # 19.3.2.15 Port K Data Register (PORTK) Module Base + 0x0032 Starting address location affected by INITRG register setting. Figure 19-19. Port K Data Register (PORTK) Read: Anytime Write: Anytime This port is associated with the internal memory expansion emulation pins. When the port is not enabled to emulate the internal memory expansion, the port pins are used as general-purpose I/O. When port K is operating as a general-purpose I/O port, DDRK determines the primary direction for each port K pin. A 1 causes the associated port pin to be an output and a 0 causes the associated pin to be a high-impedance input. The value in a DDR bit also affects the source of data for reads of the corresponding PORTK register. If the DDR bit is 0 (input) the buffered pin input is read. If the DDR bit is 1 (output) the output of the port data register is read. This register is not in the map in peripheral or expanded modes while the EMK control bit in MODE register is set. Therefore, these accesses will be echoed externally. When inputs, these pins can be selected to be high impedance or pulled up, based upon the state of the PUPKE bit in the PUCR register. Table 19-13. PORTK Field Descriptions | Field | Description | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>Port K, Bit 7 | <b>Port K, Bit 7</b> — This bit is used as an emulation chip select signal for the emulation of the internal memory expansion, or as general-purpose I/O, depending upon the state of the EMK bit in the MODE register. While this bit is used as a chip select, the external bit will return to its de-asserted state (V <sub>DD</sub> ) for approximately 1/4 cycle just after the negative edge of ECLK, unless the external access is stretched and ECLK is free-running (ESTR bit in EBICTL = 0). See the MMC block description chapter for additional details on when this signal will be active. | | 6<br>Port K, Bit 6 | <b>Port K, Bit 6</b> — This bit is used as an external chip select signal for most external accesses that are not selected by $\overline{ECS}$ (see the MMC block description chapter for more details), depending upon the state the of the EMK bit in the MODE register. While this bit is used as a chip select, the external pin will return to its deasserted state (V <sub>DD</sub> ) for approximately 1/4 cycle just after the negative edge of ECLK, unless the external access is stretched and ECLK is free-running (ESTR bit in EBICTL = 0). | | 5:0<br>Port K, Bits 5:0 | <b>Port K, Bits 5:0</b> — These six bits are used to determine which FLASH/ROM or external memory array page is being accessed. They can be viewed as expanded addresses XAB19–XAB14 of the 20-bit address used to access up to1M byte internal FLASH/ROM or external memory array. Alternatively, these bits can be used for general-purpose I/O depending upon the state of the EMK bit in the MODE register. | MC9S12KT256 Data Sheet, Rev. 1.16 584 Freescale Semiconductor # 19.3.2.16 Port K Data Direction Register (DDRK) Module Base + 0x0033 Starting address location affected by INITRG register setting. Figure 19-20. Port K Data Direction Register (DDRK) Read: Anytime Write: Anytime This register determines the primary direction for each port K pin configured as general-purpose I/O. This register is not in the map in peripheral or expanded modes while the EMK control bit in MODE register is set. Therefore, these accesses will be echoed externally. **Table 19-14. EBICTL Field Descriptions** | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>DDRK | Data Direction Port K Bits 0 Associated pin is a high-impedance input 1 Associated pin is an output Note: It is unwise to write PORTK and DDRK as a word access. If you are changing port K pins from inputs to outputs, the data may have extra transitions during the write. It is best to initialize PORTK before enabling | | | as outputs. Note: To ensure that you read the correct value from the PORTK pins, always wait at least one cycle after writing to the DDRK register before reading from the PORTK register. | # 19.4 Functional Description # 19.4.1 Detecting Access Type from External Signals The external signals $\overline{LSTRB}$ , R/W, and AB0 indicate the type of bus access that is taking place. Accesses to the internal RAM module are the only type of access that would produce $\overline{LSTRB} = AB0 = 1$ , because the internal RAM is specifically designed to allow misaligned 16-bit accesses in a single cycle. In these cases the data for the address that was accessed is on the low half of the data bus and the data for address + 1 is on the high half of the data bus. This is summarized in Table 19-15. Table 19-15. Access Type vs. Bus Control Pins | LSTRB | AB0 | R/W | Type of Access | |-------|-----|-----|--------------------------------| | 1 | 0 | 1 | 8-bit read of an even address | | 0 | 1 | 1 | 8-bit read of an odd address | | 1 | 0 | 0 | 8-bit write of an even address | | 0 | 1 | 0 | 8-bit write of an odd address | MC9S12KT256 Data Sheet, Rev. 1.16 | LSTRB | AB0 | R/W | Type of Access | |-------|-----|-----|----------------------------------------------------------| | 0 | 0 | 1 | 16-bit read of an even address | | 1 | 1 | 1 | 16-bit read of an odd address<br>(low/high data swapped) | | 0 | 0 | 0 | 16-bit write to an even address | | 1 | 1 | 0 | 16-bit write to an odd address (low/high data swapped) | # 19.4.2 Stretched Bus Cycles In order to allow fast internal bus cycles to coexist in a system with slower external memory resources, the HCS12 supports the concept of stretched bus cycles (module timing reference clocks for timers and baud rate generators are not affected by this stretching). Control bits in the MISC register in the MMC sub-block of the core specify the amount of stretch (0, 1, 2, or 3 periods of the internal bus-rate clock). While stretching, the CPU state machines are all held in their current state. At this point in the CPU bus cycle, write data would already be driven onto the data bus so the length of time write data is valid is extended in the case of a stretched bus cycle. Read data would not be captured by the system until the E clock falling edge. In the case of a stretched bus cycle, read data is not required until the specified setup time before the falling edge of the stretched E clock. The chip selects, and $R/\overline{W}$ signals remain valid during the period of stretching (throughout the stretched E high time). #### NOTE The address portion of the bus cycle is not stretched. # 19.4.3 Modes of Operation The operating mode out of reset is determined by the states of the MODC, MODB, and MODA pins during reset (Table 19-16). The MODC, MODB, and MODA bits in the MODE register show the current operating mode and provide limited mode switching during operation. The states of the MODC, MODB, and MODA pins are latched into these bits on the rising edge of the reset signal. Table 19-16. Mode Selection | MODC | MODB | MODA | Mode Description | |------|------|------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Special Single Chip, BDM allowed and ACTIVE. BDM is allowed in all other modes but a serial command is required to make BDM active. | | 0 | 0 | 1 | Emulation Expanded Narrow, BDM allowed | | 0 | 1 | 0 | Special Test (Expanded Wide), BDM allowed | | 0 | 1 | 1 | Emulation Expanded Wide, BDM allowed | | 1 | 0 | 0 | Normal Single Chip, BDM allowed | | 1 | 0 | 1 | Normal Expanded Narrow, BDM allowed | | 1 | 1 | 0 | Peripheral; BDM allowed but bus operations would cause bus conflicts (must not be used) | | 1 | 1 | 1 | Normal Expanded Wide, BDM allowed | MC9S12KT256 Data Sheet, Rev. 1.16 There are two basic types of operating modes: - 1. Normal modes: Some registers and bits are protected against accidental changes. - 2. <u>Special</u> modes: Allow greater access to protected control registers and bits for special purposes such as testing. A system development and debug feature, background debug mode (BDM), is available in all modes. In special single-chip mode, BDM is active immediately after reset. Some aspects of Port E are not mode dependent. Bit 1 of Port E is a general purpose input or the $\overline{IRQ}$ interrupt input. $\overline{IRQ}$ can be enabled by bits in the CPU's condition codes register but it is inhibited at reset so this pin is initially configured as a simple input with a pull-up. Bit 0 of Port E is a general purpose input or the $\overline{XIRQ}$ interrupt input. $\overline{XIRQ}$ can be enabled by bits in the CPU's condition codes register but it is inhibited at reset so this pin is initially configured as a simple input with a pull-up. The ESTR bit in the EBICTL register is set to one by reset in any user mode. This assures that the reset vector can be fetched even if it is located in an external slow memory device. The PE6/MODB/IPIPE1 and PE5/MODA/IPIPE0 pins act as high-impedance mode select inputs during reset. The following paragraphs discuss the default bus setup and describe which aspects of the bus can be changed after reset on a per mode basis. ### 19.4.3.1 Normal Operating Modes These modes provide three operating configurations. Background debug is available in all three modes, but must first be enabled for some operations by means of a BDM background command, then activated. # 19.4.3.1.1 Normal Single-Chip Mode There is no external expansion bus in this mode. All pins of Ports A, B and E are configured as general purpose I/O pins Port E bits 1 and 0 are available as general purpose input only pins with internal pull resistors enabled. All other pins of Port E are bidirectional I/O pins that are initially configured as high-impedance inputs with internal pull resistors enabled. Ports A and B are configured as high-impedance inputs with their internal pull resistors disabled. The pins associated with Port E bits 6, 5, 3, and 2 cannot be configured for their alternate functions IPIPE1, IPIPE0, $\overline{LSTRB}$ , and $R/\overline{W}$ while the MCU is in single chip modes. In single chip modes, the associated control bits PIPOE, LSTRE, and RDWE are reset to zero. Writing the opposite state into them in single chip mode does not change the operation of the associated Port E pins. In normal single chip mode, the MODE register is writable one time. This allows a user program to change the bus mode to narrow or wide expanded mode and/or turn on visibility of internal accesses. Port E, bit 4 can be configured for a free-running E clock output by clearing NECLK=0. Typically the only use for an E clock output while the MCU is in single chip modes would be to get a constant speed clock for use in the external application system. Chapter 19 Multiplexed External Bus Interface (MEBIV3) ### 19.4.3.1.2 Normal Expanded Wide Mode In expanded wide modes, Ports A and B are configured as a 16-bit multiplexed address and data bus and Port E bit 4 is configured as the E clock output signal. These signals allow external memory and peripheral devices to be interfaced to the MCU. Port E pins other than PE4/ECLK are configured as general purpose I/O pins (initially high-impedance inputs with internal pull resistors enabled). Control bits PIPOE, NECLK, LSTRE, and RDWE in the PEAR register can be used to configure Port E pins to act as bus control outputs instead of general purpose I/O pins. It is possible to enable the pipe status signals on Port E bits 6 and 5 by setting the PIPOE bit in PEAR, but it would be unusual to do so in this mode. Development systems where pipe status signals are monitored would typically use the special variation of this mode. The Port E bit 2 pin can be reconfigured as the $R/\overline{W}$ bus control signal by writing "1" to the RDWE bit in PEAR. If the expanded system includes external devices that can be written, such as RAM, the RDWE bit would need to be set before any attempt to write to an external location. If there are no writable resources in the external system, PE2 can be left as a general purpose I/O pin. The Port E bit 3 pin can be reconfigured as the $\overline{LSTRB}$ bus control signal by writing "1" to the LSTRE bit in PEAR. The default condition of this pin is a general purpose input because the $\overline{LSTRB}$ function is not needed in all expanded wide applications. The Port E bit 4 pin is initially configured as ECLK output with stretch. The E clock output function depends upon the settings of the NECLK bit in the PEAR register, the IVIS bit in the MODE register and the ESTR bit in the EBICTL register. The E clock is available for use in external select decode logic or as a constant speed clock for use in the external application system. # 19.4.3.1.3 Normal Expanded Narrow Mode This mode is used for lower cost production systems that use 8-bit wide external EPROMs or RAMs. Such systems take extra bus cycles to access 16-bit locations but this may be preferred over the extra cost of additional external memory devices. Ports A and B are configured as a 16-bit address bus and Port A is multiplexed with data. Internal visibility is not available in this mode because the internal cycles would need to be split into two 8-bit cycles. Since the PEAR register can only be written one time in this mode, use care to set all bits to the desired states during the single allowed write. The PE3/ $\overline{\text{LSTRB}}$ pin is always a general purpose I/O pin in normal expanded narrow mode. Although it is possible to write the LSTRE bit in PEAR to "1" in this mode, the state of LSTRE is overridden and Port E bit 3 cannot be reconfigured as the $\overline{\text{LSTRB}}$ output. It is possible to enable the pipe status signals on Port E bits 6 and 5 by setting the PIPOE bit in PEAR, but it would be unusual to do so in this mode. LSTRB would also be needed to fully understand system activity. Development systems where pipe status signals are monitored would typically use special expanded wide mode or occasionally special expanded narrow mode. The PE4/ECLK pin is initially configured as ECLK output with stretch. The E clock output function depends upon the settings of the NECLK bit in the PEAR register, the IVIS bit in the MODE register and the ESTR bit in the EBICTL register. In normal expanded narrow mode, the E clock is available for use in external select decode logic or as a constant speed clock for use in the external application system. The PE2/R/W pin is initially configured as a general purpose input with an internal pull resistor enabled but this pin can be reconfigured as the $R/\overline{W}$ bus control signal by writing "1" to the RDWE bit in PEAR. If the expanded narrow system includes external devices that can be written such as RAM, the RDWE bit would need to be set before any attempt to write to an external location. If there are no writable resources in the external system, PE2 can be left as a general purpose I/O pin. ### 19.4.3.1.4 Emulation Expanded Wide Mode In expanded wide modes, Ports A and B are configured as a 16-bit multiplexed address and data bus and Port E provides bus control and status signals. These signals allow external memory and peripheral devices to be interfaced to the MCU. These signals can also be used by a logic analyzer to monitor the progress of application programs. The bus control related pins in Port E (PE7/NOACC, PE6/MODB/IPIPE1, PE5/MODA/IPIPE0, PE4/ECLK, PE3/LSTRB/TAGLO, and PE2/R/W) are all configured to serve their bus control output functions rather than general purpose I/O. Notice that writes to the bus control enable bits in the PEAR register in emulation mode are restricted. ### 19.4.3.1.5 Emulation Expanded Narrow Mode Expanded narrow modes are intended to allow connection of single 8-bit external memory devices for lower cost systems that do not need the performance of a full 16-bit external data bus. Accesses to internal resources that have been mapped external (i.e. PORTA, PORTB, DDRA, DDRB, PORTE, DDRE, PEAR, PUCR, RDRIV) will be accessed with a 16-bit data bus on Ports A and B. Accesses of 16-bit external words to addresses which are normally mapped external will be broken into two separate 8-bit accesses using Port A as an 8-bit data bus. Internal operations continue to use full 16-bit data paths. They are only visible externally as 16-bit information if IVIS=1. Ports A and B are configured as multiplexed address and data output ports. During external accesses, address A15, data D15 and D7 are associated with PA7, address A0 is associated with PB0 and data D8 and D0 are associated with PA0. During internal visible accesses and accesses to internal resources that have been mapped external, address A15 and data D15 is associated with PA7 and address A0 and data D0 is associated with PB0. The bus control related pins in Port E (PE7/NOACC, PE6/MODB/IPIPE1, PE5/MODA/IPIPE0, PE4/ECLK, PE3/\overline{LSTRB}/\overline{TAGLO}, and PE2/R/\overline{W}) are all configured to serve their bus control output functions rather than general purpose I/O. Notice that writes to the bus control enable bits in the PEAR register in emulation mode are restricted. The main difference between special modes and normal modes is that some of the bus control and system control signals cannot be written in emulation modes. Chapter 19 Multiplexed External Bus Interface (MEBIV3) # 19.4.3.2 Special Operating Modes There are two special operating modes that correspond to normal operating modes. These operating modes are commonly used in factory testing and system development. ### 19.4.3.2.1 Special Single-Chip Mode When the MCU is reset in this mode, the background debug mode is enabled and active. The MCU does not fetch the reset vector and execute application code as it would in other modes. Instead the active background mode is in control of CPU execution and BDM firmware is waiting for additional serial commands through the BKGD pin. When a serial command instructs the MCU to return to normal execution, the system will be configured as described below unless the reset states of internal control registers have been changed through background commands after the MCU was reset. There is no external expansion bus after reset in this mode. Ports A and B are initially simple bidirectional I/O pins that are configured as high-impedance inputs with internal pull resistors disabled; however, writing to the mode select bits in the MODE register (which is allowed in special modes) can change this after reset. All of the Port E pins (except PE4/ECLK) are initially configured as general purpose high-impedance inputs with internal pull resistors enabled. PE4/ECLK is configured as the E clock output in this mode. The pins associated with Port E bits 6, 5, 3, and 2 cannot be configured for their alternate functions IPIPE1, IPIPE0, $\overline{LSTRB}$ , and $R/\overline{W}$ while the MCU is in single chip modes. In single chip modes, the associated control bits PIPOE, LSTRE and RDWE are reset to zero. Writing the opposite value into these bits in single chip mode does not change the operation of the associated Port E pins. Port E, bit 4 can be configured for a free-running E clock output by clearing NECLK=0. Typically the only use for an E clock output while the MCU is in single chip modes would be to get a constant speed clock for use in the external application system. ### 19.4.3.2.2 Special Test Mode In expanded wide modes, Ports A and B are configured as a 16-bit multiplexed address and data bus and Port E provides bus control and status signals. In special test mode, the write protection of many control bits is lifted so that they can be thoroughly tested without needing to go through reset. # 19.4.3.3 Test Operating Mode There is a test operating mode in which an external master, such as an I.C. tester, can control the on-chip peripherals. ### 19.4.3.3.1 Peripheral Mode This mode is intended for factory testing of the MCU. In this mode, the CPU is inactive and an external (tester) bus master drives address, data and bus control signals in through Ports A, B and E. In effect, the whole MCU acts as if it was a peripheral under control of an external CPU. This allows faster testing of on-chip memory and peripherals than previous testing methods. Since the mode control register is not accessible in peripheral mode, the only way to change to another mode is to reset the MCU into a different mode. Background debugging should not be used while the MCU is in special peripheral mode as internal bus conflicts between BDM and the external master can cause improper operation of both functions. # 19.4.4 Internal Visibility Internal visibility is available when the MCU is operating in expanded wide modes or emulation narrow mode. It is not available in single-chip, peripheral or normal expanded narrow modes. Internal visibility is enabled by setting the IVIS bit in the MODE register. If an internal access is made while E, $R/\overline{W}$ , and $\overline{LSTRB}$ are configured as bus control outputs and internal visibility is off (IVIS=0), E will remain low for the cycle, $R/\overline{W}$ will remain high, and address, data and the $\overline{LSTRB}$ pins will remain at their previous state. When internal visibility is enabled (IVIS=1), certain internal cycles will be blocked from going external. During cycles when the BDM is selected, $R/\overline{W}$ will remain high, data will maintain its previous state, and address and $\overline{LSTRB}$ pins will be updated with the internal value. During CPU no access cycles when the BDM is not driving, $R/\overline{W}$ will remain high, and address, data and the $\overline{LSTRB}$ pins will remain at their previous state. #### **NOTE** When the system is operating in a secure mode, internal visibility is not available (i.e., IVIS = 1 has no effect). Also, the IPIPE signals will not be visible, regardless of operating mode. IPIPE1–IPIPE0 will display 0es if they are enabled. In addition, the MOD bits in the MODE control register cannot be written. # 19.4.5 Low-Power Options The MEBI does not contain any user-controlled options for reducing power consumption. The operation of the MEBI in low-power modes is discussed in the following subsections. # 19.4.5.1 Operation in Run Mode The MEBI does not contain any options for reducing power in run mode; however, the external addresses are conditioned to reduce power in single-chip modes. Expanded bus modes will increase power consumption. # 19.4.5.2 Operation in Wait Mode The MEBI does not contain any options for reducing power in wait mode. # 19.4.5.3 Operation in Stop Mode The MEBI will cease to function after execution of a CPU STOP instruction. # Chapter 20 Module Mapping Control (MMCV4) Block Description # 20.1 Introduction This section describes the functionality of the module mapping control (MMC) sub-block of the S12 core platform. The block diagram of the MMC is shown in Figure 20-1. Figure 20-1. MMC Block Diagram The MMC is the sub-module which controls memory map assignment and selection of internal resources and external space. Internal buses between the core and memories and between the core and peripherals is controlled in this module. The memory expansion is generated in this module. ### **20.1.1** Features - Registers for mapping of address space for on-chip RAM, EEPROM, and FLASH (or ROM) memory blocks and associated registers - Memory mapping control and selection based upon address decode and system operating mode - Core address bus control - Core data bus control and multiplexing - Core security state decoding - Emulation chip select signal generation ( $\overline{ECS}$ ) - External chip select signal generation ( $\overline{XCS}$ ) - Internal memory expansion - External stretch and ROM mapping control functions via the MISC register - Reserved registers for test purposes - Configurable system memory options defined at integration of core into the system-on-a-chip (SoC). # 20.1.2 Modes of Operation Some of the registers operate differently depending on the mode of operation (i.e., normal expanded wide, special single chip, etc.). This is best understood from the register descriptions. # 20.2 External Signal Description All interfacing with the MMC sub-block is done within the core, it has no external signals. # 20.3 Memory Map and Register Definition A summary of the registers associated with the MMC sub-block is shown in Figure 20-2. Detailed descriptions of the registers and bits are given in the subsections that follow. # 20.3.1 Module Memory Map Table 20-1. MMC Memory Map | Address<br>Offset | Register | Access | |-------------------|-----------------------------------------------------------------|--------| | 0x0010 | Initialization of Internal RAM Position Register (INITRM) | R/W | | 0x0011 | Initialization of Internal Registers Position Register (INITRG) | R/W | | 0x0012 | Initialization of Internal EEPROM Position Register (INITEE) | R/W | | 0x0013 | Miscellaneous System Control Register (MISC) | R/W | | 0x0014 | Reserved | _ | | | · | _ | | | | | MC9S12KT256 Data Sheet, Rev. 1.16 ### Chapter 20 Module Mapping Control (MMCV4) Block Description # Table 20-1. MMC Memory Map (continued) | Address<br>Offset | Register | Access | |-------------------|-------------------------------------|--------| | 0x0017 | Reserved | _ | | | · · · | | | 0x001C | Memory Size Register 0 (MEMSIZ0) | R | | 0x001D | Memory Size Register 1 (MEMSIZ1) | R | | | · · · | | | 0x0030 | Program Page Index Register (PPAGE) | R/W | | 0x0031 | Reserved | _ | # 20.3.2 Register Descriptions | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|----------|------------|---------|---------|--------|---------|---------|---------| | 0x0010<br>INITRM | R<br>W | RAM15 | RAM14 | RAM13 | RAM12 | RAM11 | 0 | 0 | RAMHAL | | 0x0011<br>INITRG | R<br>W | 0 | REG14 | REG13 | REG12 | REG11 | 0 | 0 | 0 | | 0x0012<br>INITEE | R<br>W | EE15 | EE14 | EE13 | EE12 | EE11 | 0 | 0 | EEON | | 0x0013 | R | 0 | 0 | 0 | 0 | EXSTR1 | EXSTR0 | ROMHM | ROMON | | MISC | W | | | | | EXSIKI | EXSTRU | KOMINI | ROWON | | 0x0014 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | MTSTO | W | | | | | | | | | | | _ [ | | | | | | Ι | | | | 0x0017<br>MTST1 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | WITOTT | W | | | | | | | | | | 0x001C | R | REG_SW0 | 0 | EEP_SW1 | EEP_SW0 | 0 | RAM SW2 | RAM SW1 | RAM_SW0 | | MEMSIZ0 | w | _ | | _ | _ | | _ | _ | _ | | 0x001D | ь<br>П | DOM SW/1 | ROM_SW0 | 0 | 0 | 0 | 0 | PAG_SW1 | PAG_SW0 | | MEMSIZ1 | W | KOW_3WT | KOW_3VV | 0 | 0 | 0 | 0 | FAG_SWI | FAG_SWU | | | ١٧٧ | | | | | | | | | | 0x0030 | R | 0 | 0 | | | | | | | | PPAGE | w | | | PIX5 | PIX4 | PIX3 | PIX2 | PIX1 | PIX0 | | 0x0031 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | w | | | | | | | | | | | [ | | = Unimplem | nented | | | | | | Figure 20-2. MMC Register Summary # 20.3.2.1 Initialization of Internal RAM Position Register (INITRM) Module Base + 0x0010 Starting address location affected by INITRG register setting. Figure 20-3. Initialization of Internal RAM Position Register (INITRM) Read: Anytime Write: Once in normal and emulation modes, anytime in special modes ### **NOTE** Writes to this register take one cycle to go into effect. This register initializes the position of the internal RAM within the on-chip system memory map. **Table 20-2. INITRM Field Descriptions** | Field | Description | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7:3<br>RAM[15:11] | nternal RAM Map Position — These bits determine the upper five bits of the base address for the system's internal RAM array. | | | | | 0<br>RAMHAL | RAM High-Align — RAMHAL specifies the alignment of the internal RAM array. O Aligns the RAM to the lowest address (0x0000) of the mappable space 1 Aligns the RAM to the higher address (0xFFFF) of the mappable space | | | | Chapter 20 Module Mapping Control (MMCV4) Block Description # 20.3.2.2 Initialization of Internal Registers Position Register (INITRG) Module Base + 0x0011 Starting address location affected by INITRG register setting. Figure 20-4. Initialization of Internal Registers Position Register (INITRG) Read: Anytime Write: Once in normal and emulation modes and anytime in special modes This register initializes the position of the internal registers within the on-chip system memory map. The registers occupy either a 1K byte or 2K byte space and can be mapped to any 2K byte space within the first 32K bytes of the system's address space. **Table 20-3. INITRG Field Descriptions** | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------| | 6:3 | Internal Register Map Position — These four bits in combination with the leading zero supplied by bit 7 of | | | INITRG determine the upper five bits of the base address for the system's internal registers (i.e., the minimum | | | base address is 0x0000 and the maximum is 0x7FFF). | # 20.3.2.3 Initialization of Internal EEPROM Position Register (INITEE) Module Base + 0x0012 Starting address location affected by INITRG register setting. 1. The reset state of this register is controlled at chip integration. Please refer to the device overview section to determine the actual reset state of this register. = Unimplemented or Reserved Figure 20-5. Initialization of Internal EEPROM Position Register (INITEE) Read: Anytime Write: The EEON bit can be written to any time on all devices. Bits E[11:15] are "write anytime in all modes" on most devices. On some devices, bits E[11:15] are "write once in normal and emulation modes and write anytime in special modes". See device overview chapter to determine the actual write access rights. #### NOTE Writes to this register take one cycle to go into effect. This register initializes the position of the internal EEPROM within the on-chip system memory map. **Table 20-4. INITEE Field Descriptions** | Field | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3<br>EE[15:11] | Internal EEPROM Map Position — These bits determine the upper five bits of the base address for the system's internal EEPROM array. | | 0<br>EEON | Enable EEPROM — This bit is used to enable the EEPROM memory in the memory map. 1 Enables the EEPROM in the memory map at the address selected by EE[15:11]. | # 20.3.2.4 Miscellaneous System Control Register (MISC) Module Base + 0x0013 Starting address location affected by INITRG register setting. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------------|---|---|---|---|--------|--------|-------|--------| | R | 0 | 0 | 0 | 0 | EVOTD4 | EVETDO | DOMUM | DOMONI | | w | | | | | EXSTR1 | EXSTR0 | ROMHM | ROMON | | Reset: Expanded or Emulation | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _1 | | Reset: Peripheral or Single Chip | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | Reset: Special Test | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1. The reset state of this bit is determined at the chip integration level. = Unimplemented or Reserved Figure 20-6. Miscellaneous System Control Register (MISC) Read: Anytime Write: As stated in each bit description #### **NOTE** Writes to this register take one cycle to go into effect. This register initializes miscellaneous control functions. **Table 20-5. INITEE Field Descriptions** | Field | Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:2<br>EXSTR[1:0] | External Access Stretch Bits 1 and 0 Write: once in normal and emulation modes and anytime in special modes This two-bit field determines the amount of clock stretch on accesses to the external address space as shown in Table 20-6. In single chip and peripheral modes these bits have no meaning or effect. | | 1<br>ROMHM | FLASH EEPROM or ROM Only in Second Half of Memory Map Write: once in normal and emulation modes and anytime in special modes 1 The fixed page(s) of FLASH EEPROM or ROM in the lower half of the memory map can be accessed. 2 Disables direct access to the FLASH EEPROM or ROM in the lower half of the memory map. These physical locations of the FLASH EEPROM or ROM remain accessible through the program page window. | | 0<br>ROMON | ROMON — Enable FLASH EEPROM or ROM Write: once in normal and emulation modes and anytime in special modes This bit is used to enable the FLASH EEPROM or ROM memory in the memory map. 0 Disables the FLASH EEPROM or ROM from the memory map. 1 Enables the FLASH EEPROM or ROM in the memory map. | Table 20-6. External Stretch Bit Definition | Stretch Bit EXSTR1 | Stretch Bit EXSTR0 | Number of E Clocks Stretched | |--------------------|--------------------|------------------------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 | # 20.3.2.5 Reserved Test Register 0 (MTST0) Module Base + 0x0014 Starting address location affected by INITRG register setting. Figure 20-7. Reserved Test Register 0 (MTST0) Read: Anytime Write: No effect — this register location is used for internal test purposes. # 20.3.2.6 Reserved Test Register 1 (MTST1) Module Base + 0x0017 Starting address location affected by INITRG register setting. Figure 20-8. Reserved Test Register 1 (MTST1) Read: Anytime Write: No effect — this register location is used for internal test purposes. # 20.3.2.7 Memory Size Register 0 (MEMSIZ0) Module Base + 0x001C Starting address location affected by INITRG register setting. Figure 20-9. Memory Size Register 0 (MEMSIZ0) Read: Anytime Write: Writes have no effect Reset: Defined at chip integration, see device overview section. The MEMSIZ0 register reflects the state of the register, EEPROM and RAM memory space configuration switches at the core boundary which are configured at system integration. This register allows read visibility to the state of these switches. Table 20-7. MEMSIZ0 Field Descriptions | Field | Description | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | 7<br>REG_SW0 | Allocated System Register Space 0 Allocated system register space size is 1K byte 1 Allocated system register space size is 2K byte | | | 5:4<br>EEP_SW[1:0] | Allocated System EEPROM Memory Space — The allocated system EEPROM memory space size is as given in Table 20-8. | | | 2<br>RAM_SW[2:0] | Allocated System RAM Memory Space — The allocated system RAM memory space size is as given in Table 20-9. | | Table 20-8. Allocated EEPROM Memory Space | eep_sw1:eep_sw0 | Allocated EEPROM Space | |-----------------|------------------------| | 00 | 0K byte | | 01 | 2K bytes | | 10 | 4K bytes | | 11 | 8K bytes | Table 20-9. Allocated RAM Memory Space | ram_sw2:ram_sw0 | Allocated<br>RAM Space | RAM<br>Mappable Region | INITRM<br>Bits Used | RAM Reset<br>Base Address <sup>1</sup> | |-----------------|------------------------|------------------------|---------------------|----------------------------------------| | 000 | 2K bytes | 2K bytes | RAM[15:11] | 0x0800 | | 001 | 4K bytes | 4K bytes | RAM[15:12] | 0x0000 | | 010 | 6K bytes | 8K bytes <sup>2</sup> | RAM[15:13] | 0x0800 | #### MC9S12KT256 Data Sheet, Rev. 1.16 Table 20-9. Allocated RAM Memory Space (continued) | ram_sw2:ram_sw0 | Allocated<br>RAM Space | RAM<br>Mappable Region | INITRM<br>Bits Used | RAM Reset<br>Base Address <sup>1</sup> | |-----------------|------------------------|------------------------|---------------------|----------------------------------------| | 011 | 8K bytes | 8K bytes | RAM[15:13] | 0x0000 | | 100 | 10K bytes | 16K bytes <sup>2</sup> | RAM[15:14] | 0x1800 | | 101 | 12K bytes | 16K bytes <sup>2</sup> | RAM[15:14] | 0x1000 | | 110 | 14K bytes | 16K bytes <sup>2</sup> | RAM[15:14] | 0x0800 | | 111 | 16K bytes | 16K bytes | RAM[15:14] | 0x0000 | <sup>&</sup>lt;sup>1</sup> The RAM Reset BASE Address is based on the reset value of the INITRM register, 0x0009. #### NOTE As stated, the bits in this register provide read visibility to the system physical memory space allocations defined at system integration. The actual array size for any given type of memory block may differ from the allocated size. Please refer to the device overview chapter for actual sizes. ## 20.3.2.8 Memory Size Register 1 (MEMSIZ1) Module Base + 0x001D Starting address location affected by INITRG register setting. = Unimplemented or Reserved Figure 20-10. Memory Size Register 1 (MEMSIZ1) Read: Anytime Write: Writes have no effect Reset: Defined at chip integration, see device overview section. The MEMSIZ1 register reflects the state of the FLASH or ROM physical memory space and paging switches at the core boundary which are configured at system integration. This register allows read visibility to the state of these switches. <sup>&</sup>lt;sup>2</sup> Alignment of the Allocated RAM space within the RAM mappable region is dependent on the value of RAMHAL. **Table 20-10. MEMSIZ0 Field Descriptions** | Field | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------| | | Allocated System FLASH or ROM Physical Memory Space — The allocated system FLASH or ROM physical memory space is as given in Table 20-11. | | | <b>Allocated Off-Chip FLASH or ROM Memory Space</b> — The allocated off-chip FLASH or ROM memory space size is as given in Table 20-12. | Table 20-11. Allocated FLASH/ROM Physical Memory Space | rom_sw1:rom_sw0 | Allocated FLASH<br>or ROM Space | |-----------------|---------------------------------| | 00 | 0K byte | | 01 | 16K bytes | | 10 | 48K bytes <sup>(1)</sup> | | 11 | 64K bytes <sup>(1)</sup> | #### NOTES: Table 20-12. Allocated Off-Chip Memory Options | pag_sw1:pag_sw0 | Off-Chip Space | On-Chip Space | |-----------------|----------------|---------------| | 00 | 876K bytes | 128K bytes | | 01 | 768K bytes | 256K bytes | | 10 | 512K bytes | 512K bytes | | 11 | 0K byte | 1M byte | ### **NOTE** As stated, the bits in this register provide read visibility to the system memory space and on-chip/off-chip partitioning allocations defined at system integration. The actual array size for any given type of memory block may differ from the allocated size. Please refer to the device overview chapter for actual sizes. The ROMHM software bit in the MISC register determines the accessibility of the FLASH/ROM memory space. Please refer to Section 20.3.2.8, "Memory Size Register 1 (MEMSIZ1)," for a detailed functional description of the ROMHM bit. # 20.3.2.9 Program Page Index Register (PPAGE) Module Base + 0x0030 Starting address location affected by INITRG register setting. 1. The reset state of this register is controlled at chip integration. Please refer to the device overview section to determine the actual reset state of this register. = Unimplemented or Reserved Figure 20-11. Program Page Index Register (PPAGE) Read: Anytime Write: Determined at chip integration. Generally it's: "write anytime in all modes;" on some devices it will be: "write only in special modes." Check specific device documentation to determine which applies. Reset: Defined at chip integration as either 0x00 (paired with write in any mode) or 0x3C (paired with write only in special modes), see device overview chapter. The HCS12 core architecture limits the physical address space available to 64K bytes. The program page index register allows for integrating up to 1M byte of FLASH or ROM into the system by using the six page index bits to page 16K byte blocks into the program page window located from 0x8000 to 0xBFFF as defined in Table 20-14. CALL and RTC instructions have special access to read and write this register without using the address bus. ### **NOTE** Normal writes to this register take one cycle to go into effect. Writes to this register using the special access of the CALL and RTC instructions will be complete before the end of the associated instruction. Table 20-13. MEMSIZ0 Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Program Page Index Bits 5:0 — These page index bits are used to select which of the 64 FLASH or ROM array pages is to be accessed in the program page window as shown in Table 20-14. | | PIX5 | PIX4 | PIX3 | PIX2 | PIX1 | PIX0 | Program Space<br>Selected | |------|------|------|------|------|------|---------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 16K page 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 16K page 1 | | 0 | 0 | 0 | 0 | 1 | 0 | 16K page 2 | | 0 | 0 | 0 | 0 | 1 | 1 | 16K page 3 | | | | | | | | | | | | - | | - | - | | | | | | | | | • | | | | | | | | • | | - | - | - | - | - | - | • | | 1 | 1 | 1 | 1 | 0 | 0 | 16K page 60 | | 1 | 1 | 1 | 1 | 0 | 1 | 16K page 61 | | 1 | 1 | 1 | 1 | 1 | 0 | 16K page 62 | | 1 | 1 | 1 | 1 | 1 | 1 | 16K page 63 | Table 20-14. Program Page Index Register Bits # 20.4 Functional Description The MMC sub-block performs four basic functions of the core operation: bus control, address decoding and select signal generation, memory expansion, and security decoding for the system. Each aspect is described in the following subsections. #### 20.4.1 Bus Control The MMC controls the address bus and data buses that interface the core with the rest of the system. This includes the multiplexing of the input data buses to the core onto the main CPU read data bus and control of data flow from the CPU to the output address and data buses of the core. In addition, the MMC manages all CPU read data bus swapping operations. # 20.4.2 Address Decoding As data flows on the core address bus, the MMC decodes the address information, determines whether the internal core register or firmware space, the peripheral space or a memory register or array space is being addressed and generates the correct select signal. This decoding operation also interprets the mode of operation of the system and the state of the mapping control registers in order to generate the proper select. The MMC also generates two external chip select signals, emulation chip select ( $\overline{ECS}$ ) and external chip select ( $\overline{XCS}$ ). # 20.4.2.1 Select Priority and Mode Considerations Although internal resources such as control registers and on-chip memory have default addresses, each can be relocated by changing the default values in control registers. Normally, I/O addresses, control registers, vector spaces, expansion windows, and on-chip memory are mapped so that their address ranges do not overlap. The MMC will make only one select signal active at any given time. This activation is based upon the priority outlined in Table 20-15. If two or more blocks share the same address space, only the select signal for the block with the highest priority will become active. An example of this is if the registers and the RAM are mapped to the same space, the registers will have priority over the RAM and the portion of RAM mapped in this shared space will not be accessible. The expansion windows have the lowest priority. This means that registers, vectors, and on-chip memory are always visible to a program regardless of the values in the page select registers. | Priority | Address Space | |----------|---------------------------------------------------| | Highest | BDM (internal to core) firmware or register space | | | Internal register space | | | RAM memory block | | | EEPROM memory block | | | On-chip FLASH or ROM | | Lowest | Remaining external space | **Table 20-15. Select Signal Priority** In expanded modes, all address space not used by internal resources is by default external memory space. The data registers and data direction registers for ports A and B are removed from the on-chip memory map and become external accesses. If the EME bit in the MODE register (see MEBI block description chapter) is set, the data and data direction registers for port E are also removed from the on-chip memory map and become external accesses. In special peripheral mode, the first 16 registers associated with bus expansion are removed from the on-chip memory map (PORTA, PORTB, DDRA, DDRB, PORTE, DDRE, PEAR, MODE, PUCR, RDRIV, and the EBI reserved registers). In emulation modes, if the EMK bit in the MODE register (see MEBI block description chapter) is set, the data and data direction registers for port K are removed from the on-chip memory map and become external accesses. # 20.4.2.2 Emulation Chip Select Signal When the EMK bit in the MODE register (see MEBI block description chapter) is set, port K bit 7 is used as an active-low emulation chip select signal, $\overline{ECS}$ . This signal is active when the system is in emulation mode, the EMK bit is set and the FLASH or ROM space is being addressed subject to the conditions outlined in Section 20.4.3.2, "Extended Address (XAB19:14) and ECS Signal Functionality." When the EMK bit is clear, this pin is used for general purpose I/O. # 20.4.2.3 External Chip Select Signal When the EMK bit in the MODE register (see MEBI block description chapter) is set, port K bit 6 is used as an active-low external chip select signal, $\overline{XCS}$ . This signal is active only when the $\overline{ECS}$ signal described above is not active and when the system is addressing the external address space. Accesses to Freescale Semiconductor 607 #### Chapter 20 Module Mapping Control (MMCV4) Block Description unimplemented locations within the register space or to locations that are removed from the map (i.e., ports A and B in expanded modes) will not cause this signal to become active. When the EMK bit is clear, this pin is used for general purpose I/O. # 20.4.3 Memory Expansion The HCS12 core architecture limits the physical address space available to 64K bytes. The program page index register allows for integrating up to 1M byte of FLASH or ROM into the system by using the six page index bits to page 16K byte blocks into the program page window located from 0x8000 to 0xBFFF in the physical memory space. The paged memory space can consist of solely on-chip memory or a combination of on-chip and off-chip memory. This partitioning is configured at system integration through the use of the paging configuration switches ( $pag\_sw1:pag\_sw0$ ) at the core boundary. The options available to the integrator are as given in Table 20-16 (this table matches Table 20-12 but is repeated here for easy reference). | pag_sw1:pag_sw0 | Off-Chip Space | On-Chip Space | |-----------------|----------------|---------------| | 00 | 876K bytes | 128K bytes | | 01 | 768K bytes | 256K bytes | | 10 | 512K bytes | 512K bytes | | 11 | 0K byte | 1M byte | Table 20-16. Allocated Off-Chip Memory Options Based upon the system configuration, the program page window will consider its access to be either internal or external as defined in Table 20-17. | pag_sw1:pag_sw0 | Partitioning | PIX5:0 Value | Page Window<br>Access | |-----------------|-----------------------------------|---------------|-----------------------| | 00 | 876K off-Chip, | 0x0000-0x0037 | External | | | 128K on-Chip | 0x0038-0x003F | Internal | | 01 | 01 768K off-chip,<br>256K on-chip | 0x0000-0x002F | External | | | | 0x0030-0x003F | Internal | | 10 | 512K off-chip, | 0x0000-0x001F | External | | | 512K on-chip | 0x0020-0x003F | Internal | | 11 | 0K off-chip, | N/A | External | | | 1M on-chip | 0x0000-0x003F | Internal | Table 20-17. External/Internal Page Window Access ### **NOTE** The partitioning as defined in Table 20-17 applies only to the allocated memory space and the actual on-chip memory sizes implemented in the system may differ. Please refer to the device overview chapter for actual sizes. MC9S12KT256 Data Sheet, Rev. 1.16 The PPAGE register holds the page select value for the program page window. The value of the PPAGE register can be manipulated by normal read and write (some devices don't allow writes in some modes) instructions as well as the CALL and RTC instructions. Control registers, vector spaces, and a portion of on-chip memory are located in unpaged portions of the 64K byte physical address space. The stack and I/O addresses should also be in unpaged memory to make them accessible from any page. The starting address of a service routine must be located in unpaged memory because the 16-bit exception vectors cannot point to addresses in paged memory. However, a service routine can call other routines that are in paged memory. The upper 16K byte block of memory space (0xC000–0xFFFF) is unpaged. It is recommended that all reset and interrupt vectors point to locations in this area. #### 20.4.3.1 CALL and Return from Call Instructions CALL and RTC are uninterruptable instructions that automate page switching in the program expansion window. CALL is similar to a JSR instruction, but the subroutine that is called can be located anywhere in the normal 64K byte address space or on any page of program expansion memory. CALL calculates and stacks a return address, stacks the current PPAGE value, and writes a new instruction-supplied value to PPAGE. The PPAGE value controls which of the 64 possible pages is visible through the 16K byte expansion window in the 64K byte memory map. Execution then begins at the address of the called subroutine. During the execution of a CALL instruction, the CPU: - Writes the old PPAGE value into an internal temporary register and writes the new instruction-supplied PPAGE value into the PPAGE register. - Calculates the address of the next instruction after the CALL instruction (the return address), and pushes this 16-bit value onto the stack. - Pushes the old PPAGE value onto the stack. - Calculates the effective address of the subroutine, refills the queue, and begins execution at the new address on the selected page of the expansion window. This sequence is uninterruptable; there is no need to inhibit interrupts during CALL execution. A CALL can be performed from any address in memory to any other address. The PPAGE value supplied by the instruction is part of the effective address. For all addressing mode variations except indexed-indirect modes, the new page value is provided by an immediate operand in the instruction. In indexed-indirect variations of CALL, a pointer specifies memory locations where the new page value and the address of the called subroutine are stored. Using indirect addressing for both the new page value and the address within the page allows values calculated at run time rather than immediate values that must be known at the time of assembly. The RTC instruction terminates subroutines invoked by a CALL instruction. RTC unstacks the PPAGE value and the return address and refills the queue. Execution resumes with the next instruction after the CALL. #### Chapter 20 Module Mapping Control (MMCV4) Block Description During the execution of an RTC instruction, the CPU: - Pulls the old PPAGE value from the stack - Pulls the 16-bit return address from the stack and loads it into the PC - Writes the old PPAGE value into the PPAGE register - Refills the queue and resumes execution at the return address This sequence is uninterruptable; an RTC can be executed from anywhere in memory, even from a different page of extended memory in the expansion window. The CALL and RTC instructions behave like JSR and RTS, except they use more execution cycles. Therefore, routinely substituting CALL/RTC for JSR/RTS is not recommended. JSR and RTS can be used to access subroutines that are on the same page in expanded memory. However, a subroutine in expanded memory that can be called from other pages must be terminated with an RTC. And the RTC unstacks a PPAGE value. So any access to the subroutine, even from the same page, must use a CALL instruction so that the correct PPAGE value is in the stack. #### Extended Address (XAB19:14) and ECS Signal Functionality 20.4.3.2 If the EMK bit in the MODE register is set (see MEBI block description chapter) the PIX5:0 values will be output on XAB19:14 respectively (port K bits 5:0) when the system is addressing within the physical program page window address space (0x8000–0xBFFF) and is in an expanded mode. When addressing anywhere else within the physical address space (outside of the paging space), the XAB19:14 signals will be assigned a constant value based upon the physical address space selected. In addition, the active-low emulation chip select signal, ECS, will likewise function based upon the assigned memory allocation. In the cases of 48K byte and 64K byte allocated physical FLASH/ROM space, the operation of the $\overline{ECS}$ signal will additionally depend upon the state of the ROMHM bit (see Section 20.3.2.4, "Miscellaneous System Control Register (MISC)") in the MISC register. Table 20-18, Table 20-19, Table 20-20, and Table 20-21 summarize the functionality of these signals based upon the allocated memory configuration. Again, this signal information is only available externally when the EMK bit is set and the system is in an expanded mode. | Table 20 | Table 20-18. 0K Byte Physical FLASH/ROM Allocated | | | | | |---------------|---------------------------------------------------|-------|-----|-----|--| | Address Space | Page Window Access | ROMHM | ECS | XAB | | | 0,0000 0,3555 | NI/A | NI/A | 1 | Ον | | | Address Space | Page Window Access | ROMHM | ECS | XAB19:14 | |---------------|--------------------|-------|-----|----------| | 0x0000-0x3FFF | N/A | N/A | 1 | 0x3D | | 0x4000-0x7FFF | N/A | N/A | 1 | 0x3E | | 0x8000-0xBFFF | N/A | N/A | 0 | PIX[5:0] | | 0xC000-0xFFFF | N/A | N/A | 0 | 0x3F | Table 20-19. 16K Byte Physical FLASH/ROM Allocated | Address Space | Page Window Access | ROMHM | ECS | XAB19:14 | |---------------|--------------------|-------|-----|----------| | 0x0000-0x3FFF | N/A | N/A | 1 | 0x3D | | 0x4000-0x7FFF | N/A | N/A | 1 | 0x3E | | 0x8000-0xBFFF | N/A | N/A | 1 | PIX[5:0] | | 0xC000-0xFFFF | N/A | N/A | 0 | 0x3F | MC9S12KT256 Data Sheet, Rev. 1.16 Table 20-20. 48K Byte Physical FLASH/ROM Allocated | Address Space | Page Window Access | ROMHM | ECS | XAB19:14 | |---------------|--------------------|-------|-----|----------| | 0x0000-0x3FFF | N/A | N/A | 1 | 0x3D | | 0x4000-0x7FFF | N/A | 0 | 0 | 0x3E | | | N/A | 1 | 1 | | | 0x8000-0xBFFF | External | N/A | 1 | PIX[5:0] | | | Internal | N/A | 0 | | | 0xC000-0xFFFF | N/A | N/A | 0 | 0x3F | ### Table 20-21. 64K Byte Physical FLASH/ROM Allocated | Address Space | Page Window Access | ROMHM | ECS | XAB19:14 | |---------------|--------------------|-------|-----|----------| | 0x0000-0x3FFF | N/A | 0 | 0 | 0x3D | | | N/A | 1 | 1 | | | 0x4000-0x7FFF | N/A | 0 | 0 | 0x3E | | | N/A | 1 | 1 | | | 0x8000-0xBFFF | External | N/A | 1 | PIX[5:0] | | | Internal | N/A | 0 | | | 0xC000-0xFFFF | N/A | N/A | 0 | 0x3F | #### Chapter 20 Module Mapping Control (MMCV4) Block Description A graphical example of a memory paging for a system configured as 1M byte on-chip FLASH/ROM with 64K allocated physical space is given in Figure 20-12. Figure 20-12. Memory Paging Example: 1M Byte On-Chip FLASH/ROM, 64K Allocation # Appendix A Electrical Characteristics ## A.1 General #### **NOTE** The electrical characteristics given in this section are preliminary and should be used as a guide only. Values cannot be guaranteed by Freescale and are subject to change without notice. This supplement contains the most accurate electrical information for the MC9S12KT256 microcontroller available at the time of publication. The information should be considered **PRELIMINARY** and is subject to change. This introduction is intended to give an overview on several common topics like power supply, current injection, etc. ## A.1.1 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate. #### **NOTE** This classification is shown in the column labeled "C" in the parameter tables where appropriate. - P: Those parameters are guaranteed during production testing on each individual device. - C: Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. They are regularly verified by production monitors. - T: Those parameters are achieved by design characterization on a small sample size from typical devices. All values shown in the typical column are within this category. - D: Those parameters are derived mainly from simulations. ## A.1.2 Power Supply The MC9S12KT256 utilizes several pins to supply power to the I/O ports, A/D converter, oscillator, PLL and internal logic. The VDDA, VSSA pair supplies the A/D converter. The VDDX, VSSX pair supplies the I/O pins. #### **Appendix A Electrical Characteristics** The VDDR, VSSR pair supplies the internal voltage regulator. VDD1, VSS1, VDD2 and VSS2 are the supply pins for the digital logic. VDDPLL, VSSPLL supply the oscillator and the PLL. VSS1 and VSS2 are internally connected by metal. VDD1 and VDD2 are internally connected by metal. VDDA, VDDX, VDDR as well as VSSA, VSSX, VSSR are connected by anti-parallel diodes for ESD protection. #### NOTE In the following context VDD5 is used for either VDDA, VDDR and VDDX; VSS5 is used for either VSSA, VSSR and VSSX unless otherwise noted. IDD5 denotes the sum of the currents flowing into the VDDA, VDDX and VDDR pins. VDD is used for VDD1, VDD2 and VDDPLL, VSS is used for VSS1, VSS2 and VSSPLL. IDD is used for the sum of the currents flowing into VDD1 and VDD2. ## A.1.3 Pins There are four groups of functional pins. ## A.1.3.1 3.3V/5V I/O Pins Those I/O pins have a nominal level of 3.3V or 5V depending on the application operating point. This group of pins is comprised of all port I/O pins, the analog inputs, BKGD pin and the RESET inputs. The internal structure of all those pins is identical, however some of the functionality may be disabled. E.g. for the analog inputs the output drivers, pull-up and pull-down resistors are disabled permanently. ## A.1.3.2 Analog Reference This group of pins is comprised of the VRH and VRL pins. #### A.1.3.3 Oscillator The pins EXTAL, XTAL dedicated to the oscillator have a nominal 2.5V level. They are supplied by VDDPLL. ## A.1.3.4 PLL The pin XFC dedicated to the oscillator have a nominal 2.5V level. It is supplied by VDDPLL. #### A.1.3.5 TEST This pin is used for production testing only. #### **Current Injection** A.1.4 Power supply must maintain regulation within operating V<sub>DD5</sub> or V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD5}$ ) is greater than $I_{DD5}$ , the injection current may flow out of VDD5 and could result in external power supply going out of regulation. Insure external VDD5 load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power; e.g., if no system clock is present, or if clock rate is very low which would reduce overall power consumption. #### A.1.5 **Absolute Maximum Ratings** Absolute maximum ratings are stress ratings only. A functional operation under or outside those maxima is not guaranteed. Stress beyond those limits may affect the reliability or cause permanent damage of the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either V<sub>SS5</sub> or V<sub>DD5</sub>). | Num | Rating | Symbol | Min | Max | Unit | |-----|--------------------------------------------------------------------------------------|---------------------|-------|------|------| | 1 | I/O, Regulator and Analog Supply Voltage | V <sub>DD5</sub> | -0.3 | 6.5 | V | | 2 | Internal Logic Supply Voltage <sup>1</sup> | V <sub>DD</sub> | -0.3 | 3.0 | V | | 3 | PLL Supply Voltage <sup>1</sup> | V <sub>DDPL</sub> L | -0.3 | 3.0 | V | | 4 | Voltage difference VDDX to VDDR and VDDA | $\Delta V_{DDX}$ | -0.3 | 0.3 | V | | 5 | Voltage difference VSSX to VSSR and VSSA | ΔV <sub>SSX</sub> | -0.3 | 0.3 | V | | 6 | Digital I/O Input Voltage | V <sub>IN</sub> | -0.3 | 6.5 | V | | 7 | Analog Reference | $V_{RH}, V_{RL}$ | -0.3 | 6.5 | V | | 8 | XFC, EXTAL, XTAL inputs | V <sub>ILV</sub> | -0.3 | 3.0 | V | | 9 | TEST input | V <sub>TEST</sub> | -0.3 | 10.0 | V | | 10 | Instantaneous Maximum Current Single pin limit for all digital I/O pins <sup>2</sup> | ID | -25 | +25 | mA | | 11 | Instantaneous Maximum Current<br>Single pin limit for XFC, EXTAL, XTAL <sup>3</sup> | I <sub>DL</sub> | -25 | +25 | mA | | 12 | Instantaneous Maximum Current<br>Single pin limit for TEST <sup>4</sup> | I <sub>DT</sub> | -0.25 | 0 | mA | | 13 | Operating Temperature Range (packaged) | T <sub>A</sub> | -40 | 125 | °C | | 14 | Operating Temperature Range (junction) | TJ | -40 | 140 | °C | | 15 | Storage Temperature Range | T <sub>stg</sub> | -65 | 155 | °C | **Table A-1. Absolute Maximum Ratings** MC9S12KT256 Data Sheet, Rev. 1.16 The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The absolute maximum ratings apply when the device is powered from an external source. All digital I/O pins are internally clamped to $V_{SSX}$ and $V_{DDX}$ , $V_{SSR}$ and $V_{DDR}$ or $V_{SSA}$ and $V_{DDA}$ . $<sup>^3</sup>$ These pins are internally clamped to $V_{SSPLL}$ and $V_{DDPLL}$ $^4$ This pin is clamped low to $V_{SSR}$ , but not clamped high. This pin must be tied low in applications. ## A.1.6 ESD Protection and Latch-up Immunity All ESD testing is in conformity with CDF-AEC-Q100 Stress test qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the Human Body Model (HBM), the Machine Model (MM) and the Charge Device Model. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Table A-2. ESD and Latch-up Test Conditions | Model | Description | Symbol | Value | Unit | |------------|-------------------------------------------|--------|-------|------| | Human Body | Series Resistance | R1 | 1500 | Ohm | | | Storage Capacitance | С | 100 | pF | | | Number of Pulse per pin Positive Negative | | 3 3 | | | Machine | Series Resistance | R1 | 0 | Ohm | | | Storage Capacitance | С | 200 | pF | | | Number of Pulse per pin Positive Negative | | 3 3 | | | Latch-up | Minimum input voltage limit | | -2.5 | V | | | Maximum input voltage limit | | 7.5 | V | Table A-3. ESD and Latch-Up Protection Characteristics | Num | С | Rating | Symbol | Min | Max | Unit | |-----|---|---------------------------------------------|------------------|--------------|----------|------| | 1 | С | Human Body Model (HBM) | V <sub>HBM</sub> | 2000 | _ | V | | 2 | С | Machine Model (MM) | V <sub>MM</sub> | 200 | _ | V | | 3 | С | Charge Device Model (CDM) | V <sub>CDM</sub> | 500 | | V | | 4 | С | Latch-up Current at 125°C Positive Negative | I <sub>LAT</sub> | +100<br>-100 | | mA | | 5 | С | Latch-up Current at 27°C Positive Negative | I <sub>LAT</sub> | +200<br>-200 | <u> </u> | mA | # A.1.7 Operating Conditions This chapter describes the operating conditions of the device. Unless otherwise noted those conditions apply to all the following data. ## **NOTE** Instead of specifying ambient temperature all parameters are specified for the more meaningful silicon junction temperature. For power dissipation calculations refer to Section A.1.8, "Power Dissipation and Thermal Characteristics". **Table A-4. Operating Conditions** | Rating | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|-------------------------------|------|-------|------|------| | I/O, Regulator and Analog Supply Voltage | $V_{DD5}$ | 3.15 | 3.3/5 | 5.5 | V | | Internal Logic Supply Voltage <sup>1</sup> | $V_{DD}$ | 2.35 | 2.5 | 2.75 | V | | PLL Supply Voltage <sup>1</sup> | V <sub>DDPLL</sub> | 2.35 | 2.5 | 2.75 | V | | Voltage Difference VDDX to VDDA | $\Delta_{VDDX}$ | -0.1 | 0 | 0.1 | V | | Voltage Difference VSSX to VSSR and VSSA | $\Delta_{\sf VSSX}$ | -0.1 | 0 | 0.1 | V | | Oscillator | f <sub>osc</sub> | 0.5 | _ | 16 | MHz | | Bus Frequency | f <sub>bus</sub> | 0.5 | _ | 25 | MHz | | MC9S12KT256 <b>C</b> | | | | | | | Operating Junction Temperature Rar | nge T <sub>J</sub> | -40 | _ | 100 | °C | | Operating Ambient Temperature Rang | e <sup>2</sup> T <sub>A</sub> | -40 | 27 | 85 | °C | | MC9S12KT256 <b>V</b> | | | | | | | Operating Junction Temperature Rar | nge T <sub>J</sub> | -40 | _ | 120 | °C | | Operating Ambient Temperature Rang | e <sup>2</sup> T <sub>A</sub> | -40 | 27 | 105 | °C | | MC9S12KT256 <b>M</b> | | | | | | | Operating Junction Temperature Rar | nge T <sub>J</sub> | -40 | _ | 140 | °C | | Operating Ambient Temperature Rang | e <sup>2</sup> T <sub>A</sub> | -40 | 27 | 125 | °C | <sup>1</sup> The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The absolute maximum ratings apply when this regulator is disabled and the device is powered from an external source. <sup>&</sup>lt;sup>2</sup> Please refer to Section A.1.8, "Power Dissipation and Thermal Characteristics" for more details about the relation between ambient temperature T<sub>A</sub> and device junction temperature T<sub>J</sub>. ## A.1.8 Power Dissipation and Thermal Characteristics Power dissipation and thermal characteristics are closely related. The user must assure that the maximum operating junction temperature is not exceeded. The average chip-junction temperature $(T_J)$ in ${}^{\circ}C$ can be obtained from: $$T_J = T_A + (P_D \bullet \Theta_{JA})$$ $T_{.I} = Junction Temperature, [°C]$ $T_{\Delta}$ = Ambient Temperature, [°C] P<sub>D</sub> = Total Chip Power Dissipation, [W] $\Theta_{JA}$ = Package Thermal Resistance, [°C/W] The total power dissipation can be calculated from: $$P_D = P_{INT} + P_{IO}$$ $P_{INT}$ = Chip Internal Power Dissipation, [W] Two cases with internal voltage regulator enabled and disabled must be considered: 1. Internal Voltage Regulator disabled $$P_{INT} = I_{DD} \cdot V_{DD} + I_{DDPLL} \cdot V_{DDPLL} + I_{DDA} \cdot V_{DDA}$$ $$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO_i}^2$$ $P_{\rm IO}$ is the sum of all output currents on I/O ports associated with VDDX and VDDR. For R<sub>DSON</sub> is valid: $$R_{DSON} = \frac{V_{OL}}{I_{OL}}$$ ; for outputs driven low respectively $$R_{DSON} = \frac{V_{DD5} - V_{OH}}{I_{OH}}$$ ; for outputs driven high 2. Internal voltage regulator enabled $$P_{INT} = I_{DDR} \cdot V_{DDR} + I_{DDA} \cdot V_{DDA}$$ $I_{DDR}$ is the current shown in Table A-8 and not the overall current flowing into VDDR, which additionally contains the current flowing into the external loads with output high. $$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO_i}^2$$ $P_{\rm IO}$ is the sum of all output currents on I/O ports associated with VDDX and VDDR. MC9S12KT256 Data Sheet, Rev. 1.16 ## Table A-5. Thermal Package Characteristics<sup>1</sup> | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|----------------------------------------------------------------------------------|---------------|-----|-----|-----|------| | 1 | Т | Thermal Resistance LQFP112, single sided PCB <sup>2</sup> | $\theta_{JA}$ | _ | _ | 54 | °C/W | | 2 | Т | Thermal Resistance LQFP112, double sided PCB with 2 internal planes <sup>3</sup> | $\theta_{JA}$ | _ | _ | 41 | °C/W | | 3 | Т | Thermal Resistance QFP 80, single sided PCB | $\theta_{JA}$ | _ | _ | 51 | °C/W | | 4 | Т | Thermal Resistance QFP 80, double sided PCB with 2 internal planes | $\theta_{JA}$ | _ | _ | 41 | °C/W | The values for thermal resistance are achieved by package simulations <sup>&</sup>lt;sup>2</sup> PC Board according to EIA/JEDEC Standard 51-2 <sup>&</sup>lt;sup>3</sup> PC Board according to EIA/JEDEC Standard 51-7 ## A.1.9 I/O Characteristics This section describes the characteristics of all 3.3V/5V I/O pins. All parameters are not always applicable, e.g., not all pins feature pull up/down resistances. Table A-6. 5V I/O Characteristics | Conditio | ns a | re shown in Table A-4 unless otherwise noted | | | | | | |----------|------|-----------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-----|------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | Р | Input High Voltage | V <sub>IH</sub> | 0.65*V <sub>DD5</sub> | _ | V <sub>DD5</sub> + 0.3 | V | | 2 | Р | Input Low Voltage | V <sub>IL</sub> | V <sub>SS5</sub> - 0.3 | _ | 0.35*V <sub>DD5</sub> | V | | 3 | С | Input Hysteresis | V <sub>HYS</sub> | | 250 | | mV | | 4 | Р | Input Leakage Current (pins in high impedance input mode) $V_{in} = V_{DD5} \text{ or } V_{SS5}$ | lin | -2.5 | _ | 2.5 | μА | | 5 | Р | Output High Voltage (pins in output mode) Partial Drive I <sub>OH</sub> = -2.0mA Full Drive I <sub>OH</sub> = -10.0mA | V <sub>OH</sub> | V <sub>DD5</sub> – 0.8 | _ | _ | V | | 6 | Р | Output Low Voltage (pins in output mode) Partial Drive I <sub>OL</sub> = +2.0mA Full Drive I <sub>OL</sub> = +10.0mA | V <sub>OL</sub> | _ | _ | 0.8 | V | | 7 | Р | Internal Pull Up Device Current, tested at V <sub>IL</sub> Max. | I <sub>PUL</sub> | _ | _ | -130 | μΑ | | 8 | Р | Internal Pull Up Device Current, tested at V <sub>IH</sub> Min. | I <sub>PUH</sub> | 10 | _ | _ | μΑ | | 9 | Р | Internal Pull Down Device Current, tested at V <sub>IH</sub> Min. | I <sub>PDH</sub> | _ | _ | 130 | μΑ | | 10 | Р | Internal Pull Down Device Current, tested at V <sub>IL</sub> Max. | I <sub>PDL</sub> | 10 | _ | _ | μΑ | | 11 | D | Input Capacitance | C <sub>in</sub> | _ | 7 | _ | pF | | 12 | Т | Injection current <sup>1</sup> Single Pin limit Total Device Limit. Sum of all injected currents | I <sub>ICS</sub> | -2.5<br>-25 | _ | 2.5<br>25 | mA | | 13 | Р | Port H, J, P Interrupt Input Pulse filtered <sup>2</sup> | t <sub>pign</sub> | _ | _ | 3 | μs | | 14 | Р | Port H, J, P Interrupt Input Pulse passed <sup>2</sup> | t <sub>pval</sub> | 10 | _ | _ | μs | Refer to Section A.1.4, "Current Injection", for more details <sup>&</sup>lt;sup>2</sup> Parameter only applies in STOP or Pseudo STOP mode. Table A-7. 3.3V I/O Characteristics | Condit | ions | are shown in Table A-4 unless otherwise noted | | | | | | |--------|------|-----------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|-----|------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | Р | Input High Voltage | V <sub>IH</sub> | 0.65*V <sub>DD5</sub> | _ | V <sub>DD5</sub> + 0.3 | V | | 2 | Р | Input Low Voltage | V <sub>IL</sub> | V <sub>SS5</sub> - 0.3 | _ | 0.35*V <sub>DD5</sub> | V | | 3 | С | Input Hysteresis | V <sub>HYS</sub> | _ | 250 | _ | mV | | 4 | Р | Input Leakage Current (pins in high impedance input mode) $V_{in} = V_{DD5}$ or $V_{SS5}$ | lin | -1 | _ | 1 | μΑ | | 5 | Р | Output High Voltage (pins in output mode) Partial Drive I <sub>OH</sub> = -0.75mA Full Drive I <sub>OH</sub> = -4.0mA | V <sub>OH</sub> | V <sub>DD5</sub> – 0.4 | _ | _ | V | | 6 | Р | Output Low Voltage (pins in output mode) Partial Drive I <sub>OL</sub> = +0.9mA Full Drive I <sub>OL</sub> = +4.75mA | V <sub>OL</sub> | _ | _ | 0.4 | V | | 7 | Р | Internal Pull Up Device Current, tested at V <sub>IL</sub> Max. | I <sub>PUL</sub> | _ | _ | -60 | μΑ | | 8 | Р | Internal Pull Up Device Current, tested at VIH Min. | I <sub>PUH</sub> | -6 | _ | _ | μΑ | | 9 | Р | Internal Pull Down Device Current, tested at V <sub>IH</sub> Min. | I <sub>PDH</sub> | _ | _ | 60 | μΑ | | 10 | Р | Internal Pull Down Device Current, tested at $V_{\rm IL}$ Max. | I <sub>PDL</sub> | 6 | _ | _ | μΑ | | 11 | D | Input Capacitance | C <sub>in</sub> | _ | 7 | _ | pF | | 12 | Т | Injection current <sup>1</sup> Single Pin limit Total Device Limit. Sum of all injected currents | I <sub>ICS</sub> | -2.5<br>-25 | | 2.5<br>25 | mA | | 13 | Р | Port P, J Interrupt Input Pulse filtered <sup>2</sup> | t <sub>PULSE</sub> | _ | _ | 3 | μs | | 14 | Р | Port P, J Interrupt Input Pulse passed <sup>2</sup> | t <sub>PULSE</sub> | 10 | | | μs | <sup>1</sup> Refer to Section A.1.4, "Current Injection", for more details <sup>&</sup>lt;sup>2</sup> Parameter only applies in STOP or Pseudo STOP mode. **Appendix A Electrical Characteristics** ## A.1.10 Supply Currents This section describes the current consumption characteristics of the device as well as the conditions for the measurements. #### 20.4.3.3 Measurement Conditions All measurements are without output loads. Unless otherwise noted the currents are measured in single chip mode, internal voltage regulator enabled and at 25MHz bus frequency using a 4MHz oscillator. ## 20.4.3.4 Additional Remarks In expanded modes the currents flowing in the system are highly dependent on the load at the address, data and control signals as well as on the duty cycle of those signals. No generally applicable numbers can be given. A very good estimate is to take the single chip currents and add the currents due to the external loads. **Table A-8. Supply Current Characteristics** | Num | Rating | Symbol | Min | Тур | Max | Unit | |-----|-----------------------------------------------------------|-------------------|-----|------------|------|------| | 1 | Run supply currents | | | | | mA | | | Single Chip, Internal regulator enabled | $I_{DD5}$ | _ | _ | 65 | | | 2 | Wait Supply current | I <sub>DDW</sub> | | | | mA | | | All modules enabled | | _ | _ | 40 | | | | only RTI enabled <sup>1</sup> | | _ | _ | 5 | | | 3 | Pseudo Stop Current (RTI and COP enabled) <sup>1,2</sup> | I <sub>DDPS</sub> | | | | μΑ | | | -40°C | 22. 0 | _ | 90 | 350 | | | | 27°C | | | 130 | _ | | | | 70°C | | _ | 155 | _ | | | | 85°C | | _ | 180 | - | | | | "C" Temp Option 100°C | | _ | 250 | 1200 | | | | 105°C | | _ | 295 | _ | | | | "V" Temp Option 120°C | | _ | 470 | 2400 | | | | 125°C | | _ | 520 | | | | | "M" Temp Option 140°C | | _ | 1000 | 5000 | | | 4 | Pseudo Stop Current (RTI and COP disabled) <sup>1,2</sup> | $I_{DDPS}$ | | | | μΑ | | | -40°C | - | _ | 40 | 200 | | | | 27°C | | _ | 80 | - | | | | 70°C | | _ | 105 | _ | | | | 85°C | | _ | 130 | _ | | | | "C" Temp Option 100°C | | _ | 200 | 1000 | | | | 105°C | | _ | 245 | | | | | "V" Temp Option 120°C | | _ | 420 | 2000 | | | | 125°C | | _ | 470 | | | | | "M" Temp Option 140°C | | _ | 800 | 5000 | | | 5 | Stop Current <sup>2</sup> | $I_{DDS}$ | | | | μΑ | | | -40°C | | _ | 20 | 100 | | | | 27°C | | _ | 60 | _ | | | | 70°C | | _ | 85 | - | | | | 85°C | | _ | 110 | _ | | | | "C" Temp Option 100°C | | _ | 180 | 800 | | | | 105°C | | _ | 225 | 4000 | | | | "V" Temp Option 120°C 125°C | | _ | 400 | 1800 | | | | "M" Temp Option 140°C | | _ | 450<br>600 | 5000 | | | | ivi Temp Option 140°C | | _ | 000 | 5000 | | PLL off All those low power dissipation levels T<sub>J</sub> = T<sub>A</sub> can be assumed. # A.2 Voltage Regulator This section describes the characteristics of the on chip voltage regulator. Table A-9. VREG\_3V3 — Operating Conditions | Num | С | Characteristic | Symbol | Min | Typical | Max | Unit | |-----|---|----------------------------------------------------------------|----------------------------------------|-------------|--------------|--------------|--------| | 1 | Р | Input Voltages | V <sub>VDDR,A</sub> | 3.15 | _ | 5.5 | V | | 2 | Р | Output Voltage Core<br>Full Performance Mode | V <sub>DD</sub> | 2.35 | 2.5 | 2.75 | V | | 3 | Р | Output Voltage PLL<br>Full Performance Mode | V <sub>DDPLL</sub> | 2.35 | 2.5 | 2.75 | V | | 4 | Р | Low Voltage Interrupt <sup>1</sup> Assert Level Deassert Level | V <sub>LVIA</sub><br>V <sub>LVID</sub> | 4.0<br>4.15 | 4.37<br>4.52 | 4.66<br>4.77 | V<br>V | | 5 | Р | Low Voltage Reset <sup>2</sup> Assert Level Deassert Level | V <sub>LVRA</sub><br>V <sub>LVRD</sub> | 2.25<br>— | _ | <br>2.55 | V<br>V | | 6 | С | Power-on Reset <sup>3</sup> Assert Level Deassert Level | V <sub>PORA</sub><br>V <sub>PORD</sub> | 0.97<br>— | | <br>2.05 | V<br>V | $<sup>^{1}\ \ \</sup>text{Monitors V}_{\text{DDA}}, \text{active only in Full Performance Mode. Indicates I/O \& ADC performance degradation due to low supply voltage.}$ The electrical characteristics given in this section are preliminary and should be used as a guide only. Values in this section cannot be guaranteed by Freescale and are subject to change without notice. $<sup>^2</sup>$ Monitors $\rm V_{DD}$ active only in Full Performance Mode. $\rm V_{LVRA}$ and $\rm V_{PORD}$ must overlap <sup>&</sup>lt;sup>3</sup> Monitors V<sub>DD</sub>. Active in all modes. 625 #### Chip Power-up and LVI/LVR Graphical Explanation **A.3** Voltage regulator sub modules LVI (low voltage interrupt), POR (power-on reset), and LVR (low voltage reset) handle chip power-up or drops of the supply voltage. Their function is described in Figure A-1. Figure A-1. Voltage Regulator — Chip Power-up and Voltage Drops (not scaled) MC9S12KT256 Data Sheet, Rev. 1.16 **Appendix A Electrical Characteristics** # A.4 Output Loads ## A.4.1 Resistive Loads The on-chip voltage regulator is intended to supply the internal logic and oscillator circuits allows no external DC loads. # A.4.2 Capacitive Loads The capacitive loads are specified in Table A-10. Ceramic capacitors with X7R dielectricum are required. Table A-10. Voltage Regulator — Capacitive Loads | Num | Characteristic | Symbol | Min | Typical | Max | Unit | |-----|---------------------------------|-----------------------|-----|---------|-------|------| | 1 | VDD external capacitive load | C <sub>DDext</sub> | 200 | 440 | 12000 | nF | | 2 | VDDPLL external capacitive load | C <sub>DDPLLext</sub> | 90 | 220 | 5000 | nF | ## A.5 ATD Characteristics This section describes the characteristics of the analog to digital converter. ## A.5.1 ATD Operating Characteristics The Table A-11 shows conditions under which the ATD operates. The following constraints exist to obtain full-scale, full range results: VSSA $\leq$ VRL $\leq$ VIN $\leq$ VRH $\leq$ VDDA. This constraint exists since the sample buffer amplifier can not drive beyond the power supply levels that it ties to. If the input level goes outside of this range it will effectively be clipped. **Table A-11. 5V ATD Operating Characteristics** | Condit | ions | s are shown in Table A-4 unless otherwise noted | | | | | | |--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------|-------------|----------------|--------------------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | D | Reference Potential Low High | VRL<br>VRH | VSSA<br>VDDA/2 | _<br>_ | VDDA/2<br>VDDA | V | | 2 | С | Differential Reference Voltage <sup>1</sup> | VRH-VRL | 4.75 | 5.0 | 5.25 | V | | 3 | D | ATD Clock Frequency | f <sub>ATDCLK</sub> | 0.5 | _ | 2.0 | MHz | | 4 | D | ATD 10-Bit Conversion Period Clock Cycles <sup>2</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> Conv, Time at 4.0MHz <sup>3</sup> ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV10</sub><br>T <sub>CONV10</sub><br>T <sub>CONV10</sub> | 14<br>7<br>3.5 | _<br>_<br>_ | 28<br>14<br>7 | Cycles<br>μs<br>μs | | 5 | D | ATD 8-Bit Conversion Period Clock Cycles <sup>1</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV8</sub><br>T <sub>CONV8</sub> | 12<br>6 | _<br>_ | 26<br>13 | Cycles<br>μs | | 6 | D | Stop Recovery Time (V <sub>DDA</sub> =5.0 Volts) | t <sub>SR</sub> | _ | _ | 20 | μs | | 7 | Р | Reference Supply current (two ATD modules) | I <sub>REF</sub> | _ | _ | 0.750 | mA | | 8 | Р | Reference Supply current (one ATD module) | I <sub>REF</sub> | _ | _ | 0.375 | mA | Full accuracy is not guaranteed when differential voltage is less than 4.75V The minimum time assumes a final sample period of 2 ATD clocks cycles while the maximum time assumes a final sample period of 16 ATD clocks. <sup>&</sup>lt;sup>3</sup> Reduced accuracy see Table A-14 and Table A-15. Table A-12. 3.3V ATD Operating Characteristics | Condit | Conditions are shown in Table A-4 unless otherwise noted; Supply Voltage 3.3V-10% <= V <sub>DDA</sub> <= 3.3V+10% | | | | | | | | | | | |--------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------|-------------|-----------------------------------------|--------------------|--|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | | 1 | D | Reference Potential Low High | V <sub>RL</sub><br>V <sub>RH</sub> | V <sub>SSA</sub><br>V <sub>DDA</sub> /2 | <u> </u> | V <sub>DDA</sub> /2<br>V <sub>DDA</sub> | V<br>V | | | | | | 2 | С | Differential Reference Voltage | $V_{RH} - V_{RL}$ | 3.0 | 3.3 | 3.6 | V | | | | | | 3 | D | ATD Clock Frequency | f <sub>ATDCLK</sub> | 0.5 | _ | 2.0 | MHz | | | | | | 4 | D | ATD 10-Bit Conversion Period Clock Cycles Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> Conv, Time at 4.0MHz <sup>2</sup> ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV10</sub><br>T <sub>CONV10</sub><br>T <sub>CONV10</sub> | 14<br>7<br>3.5 | _<br>_<br>_ | 28<br>14<br>7 | Cycles<br>μs<br>μs | | | | | | 5 | D | ATD 8-Bit Conversion Period Clock Cycles <sup>1</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV8</sub><br>T <sub>CONV8</sub> | 12<br>6 | | 26<br>13 | Cycles<br>μs | | | | | | 6 | D | Recovery Time (V <sub>DDA</sub> =3.3 Volts) | t <sub>REC</sub> | - | | 20 | μs | | | | | | 7 | Р | Reference Supply current (two ATD modules) | I <sub>REF</sub> | _ | _ | 0.500 | mA | | | | | | 8 | Р | Reference Supply current (one ATD module) | I <sub>REF</sub> | _ | _ | 0.250 | mA | | | | | The minimum time assumes a final sample period of 2 ATD clocks cycles while the maximum time assumes a final sample period of 16 ATD clocks. # A.5.2 Factors Influencing Accuracy Three factors — source resistance, source capacitance and current injection — have an influence on the accuracy of the ATD. #### A.5.2.1 Source Resistance Due to the input pin leakage current as specified in Table A-6 and Table A-7 in conjunction with the source resistance there will be a voltage drop from the signal source to the ATD input. The maximum source resistance $R_S$ specifies results in an error of less than 1/2 LSB (2.5 mV) at the maximum leakage current. If device or operating conditions are less than worst case or leakage-induced error is acceptable, larger values of source resistance are allowed. ## A.5.2.2 Source Capacitance When sampling an additional internal capacitor is switched to the input. This can cause a voltage drop due to charge sharing with the external and the pin capacitance. For a maximum sampling error of the input voltage $\leq$ 1LSB, then the external filter capacitor, $C_f \geq$ 1024 \* $(C_{INS}-C_{INN})$ . <sup>&</sup>lt;sup>2</sup> Reduced accuracy see Table A-14 and Table A-15. ## A.5.2.3 Current Injection There are two cases to consider. - 1. A current is injected into the channel being converted. The channel being stressed has conversion values of \$3FF (\$FF in 8-bit mode) for analog inputs greater than VRH and \$000 for values less than VRL unless the current is higher than specified as disruptive conditions. - 2. Current is injected into pins in the neighborhood of the channel being converted. A portion of this current is picked up by the channel (coupling ratio K), This additional current impacts the accuracy of the conversion depending on the source resistance. The additional input voltage error on the converted channel can be calculated as $V_{ERR} = K * R_S * I_{INJ}$ , with $I_{INJ}$ being the sum of the currents injected into the two pins adjacent to the converted channel. Conditions are shown in Table A-4 unless otherwise noted Num **Symbol** Rating Min Max Unit Typ 1 Max input Source Resistance $R_S$ 1 $K\Omega$ 2 рF Total Input Capacitance Non Sampling 10 CINN Sampling 22 CINS 3 Disruptive Analog Input Current -2.5 2.5 mΑ $I_{NA}$ 10<sup>-4</sup> 4 Coupling Ratio positive current injection A/A $K_p$ \_ 10<sup>-2</sup> 5 Coupling Ratio negative current injection A/A $K_n$ **Table A-13. ATD Electrical Characteristics** ## A.5.3 ATD Accuracy Table A-14 and Table A-15 specify the ATD conversion performance excluding any errors due to current injection, input capacitance and source resistance. Table A-14. 5V ATD Conversion Performance | | Conditions are shown in Table A-4 unless otherwise noted $V_{REF} = V_{RH} - V_{RL} = 5.12V$ . Resulting to one 8 bit count = 20mV and one 10 bit count = 5m. $Vf_{ATDCLK} = 2.0MHz$ | | | | | | | | | |---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|------|------|-----|--------|--|--| | Num C Rating Symbol Min Typ Max | | | | | | | Unit | | | | 1 | Р | 10-Bit Resolution | LSB | _ | 5 | _ | mV | | | | 2 | Р | 10-Bit Differential Nonlinearity | DNL | -1 | | 1 | Counts | | | | 3 | Р | 10-Bit Integral Nonlinearity | INL | -2.5 | ±1.5 | 2.5 | Counts | | | | 4 | Р | 10-Bit Absolute Error <sup>1</sup> | AE | -3 | ±2.0 | 3 | Counts | | | | 5 | С | 10-Bit Absolute Error at f <sub>ATDCLK</sub> = 4MHz | AE | _ | ±7.0 | _ | Counts | | | | 6 | Р | 8-Bit Resolution | LSB | _ | 20 | _ | mV | | | | 7 | Р | 8-Bit Differential Nonlinearity | DNL | -0.5 | _ | 0.5 | Counts | | | | 8 | Р | 8-Bit Integral Nonlinearity | INL | -1.0 | ±0.5 | 1.0 | Counts | | | | 9 | Р | 8-Bit Absolute Error <sup>1</sup> | AE | -1.5 | ±1.0 | 1.5 | Counts | | | <sup>1</sup> These values include quantization error which is inherently 1/2 count for any A/D converter. #### Table A-15. 3.3V ATD Conversion Performance Conditions are shown in Table A-4 unless otherwise noted V<sub>REF</sub> = V<sub>RH</sub> - V<sub>RL</sub> = 3.328V. Resulting to one 8 bit count = 13mV and one 10 bit count = 3.25mV. f<sub>ATDCLK</sub> = 2.0MHz Num Symbol Unit Rating Min Typ Max 1 Ρ 10-Bit Resolution LSB \_ 3.25 mV 2 10-Bit Differential Nonlinearity DNL -1.51.5 Counts 10-Bit Integral Nonlinearity -3.5 3 INL ±1.5 3.5 Counts 10-Bit Absolute Error<sup>1</sup> 4 ΑE -5 ±2.5 5 Counts 5 10-Bit Absolute Error at f<sub>ATDCLK</sub>= 4MHz ΑE ±7.0 Counts 6 8-Bit Resolution LSB 13 mV 7 8-Bit Differential Nonlinearity DNL -0.5Counts 8 8-Bit Integral Nonlinearity INL -1.5±0.1 1.5 Counts 8-Bit Absolute Error<sup>1</sup> ±1.5 9 ΑE -2.02.0 Counts For the following definitions see also Figure A-2. Differential Non-Linearity (DNL) is defined as the difference between two adjacent switching steps. $$DNL(i) = \frac{V_i - V_{i-1}}{1LSB} - 1$$ The Integral Non-Linearity (INL) is defined as the sum of all DNLs: $$INL(n) = \sum_{i=1}^{n} DNL(i) = \frac{V_n - V_0}{1LSB} - n$$ These values include the quantization error which is inherently 1/2 count for any A/D converter. Figure A-2. ATD Accuracy Definitions ## **NOTE** Figure A-2 shows only definitions, for specification values refer to Table A-14 and Table A-15. ## A.6 NVM, Flash and EEPROM ## **NOTE** Unless otherwise noted the abbreviation NVM (Non Volatile Memory) is used for both Flash and EEPROM. ## A.6.1 NVM Timing The time base for all NVM program or erase operations is derived from the oscillator. A minimum oscillator frequency $f_{\text{NVMOSC}}$ is required for performing program or erase operations. The NVM modules do not have any means to monitor the frequency and will not prevent program or erase operation at frequencies above or below the specified minimum. Attempting to program or erase the NVM modules at a lower frequency a full program or erase transition is not assured. The Flash and EEPROM program and erase operations are timed using a clock derived from the oscillator using the FCLKDIV and ECLKDIV registers respectively. The frequency of this clock must be set within the limits specified as f<sub>NVMOP</sub>. The minimum program and erase times shown in Table A-16 are calculated for maximum $f_{NVMOP}$ and maximum $f_{bus}$ . The maximum times are calculated for minimum $f_{NVMOP}$ and a $f_{bus}$ of 2MHz. ## A.6.1.1 Single Word Programming The programming time for single word programming is dependant on the bus frequency as a well as on the frequency $f_{NVMOP}$ and can be calculated according to the following formula. $$t_{swpgm} = 9 \cdot \frac{1}{f_{NVMOP}} + 25 \cdot \frac{1}{f_{bus}}$$ # A.6.1.2 Row Programming Flash programming where up to 64 words in a row can be programmed consecutively by keeping the command pipeline filled. The time to program a consecutive word can be calculated as: $$t_{bwpgm} = 4 \cdot \frac{1}{f_{NVMOP}} + 9 \cdot \frac{1}{f_{bus}}$$ The time to program a whole row is: $$t_{brpgm} = t_{swpgm} + 63 \cdot t_{bwpgm}$$ Row programming is more than 2 times faster than single word programming. ## A.6.1.3 Sector Erase Erasing a 1024 byte Flash sector or a 4 byte EEPROM sector takes: $$t_{era} \approx 4000 \cdot \frac{1}{f_{NVMOP}}$$ The setup time can be ignored for this operation. #### A.6.1.4 Mass Erase Erasing a NVM block takes: $$t_{\text{mass}} \approx 20000 \cdot \frac{1}{f_{\text{NVMOP}}}$$ The setup time can be ignored for this operation. #### A.6.1.5 Blank Check The time it takes to perform a blank check on the Flash or EEPROM is dependant on the location of the first non-blank word starting at relative address zero. It takes one bus cycle per word to verify plus a setup of the command. $$t_{check} \approx location \cdot t_{cyc} + 10 \cdot t_{cyc}$$ Table A-16. NVM Timing Characteristics | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | |----------------------------------------------------------|---|--------------------------------------------------------|---------------------|---------------------|-----|---------------------|------------------|--| | Num | С | Rating | Rating Symbol Min | | Тур | Max | Unit | | | 1 | D | External Oscillator Clock | f <sub>NVMOSC</sub> | 0.5 | | 50 <sup>1</sup> | MHz | | | 2 | D | Bus frequency for Programming or Erase Operations | f <sub>NVMBUS</sub> | 1 | | | MHz | | | 3 | D | Operating Frequency | $f_{NVMOP}$ | 150 | | 200 | kHz | | | 4 | Р | Single Word Programming Time | t <sub>swpgm</sub> | 46 <sup>2</sup> | _ | 74.5 <sup>3</sup> | μs | | | 5 | D | Flash Burst Programming consecutive word <sup>4</sup> | t <sub>bwpgm</sub> | 20.4 <sup>2</sup> | _ | 31 <sup>3</sup> | μs | | | 6 | D | Flash Burst Programming Time for 64 Words <sup>4</sup> | t <sub>brpgm</sub> | 1331.2 <sup>2</sup> | _ | 2027.5 <sup>3</sup> | μs | | | 7 | Р | Sector Erase Time | t <sub>era</sub> | 20 <sup>5</sup> | _ | 26.7 <sup>3</sup> | ms | | | 8 | Р | Mass Erase Time | t <sub>mass</sub> | 100 <sup>5</sup> | _ | 133 <sup>3</sup> | ms | | | 9 | D | Blank Check Time Flash per block | t <sub>check</sub> | 11 <sup>6</sup> | _ | 65546 <sup>7</sup> | t <sub>cyc</sub> | | | 10 | D | Blank Check Time EEPROM per block | t <sub>check</sub> | 11 <sup>6</sup> | _ | 2058 <sup>7</sup> | t <sub>cyc</sub> | | <sup>&</sup>lt;sup>1</sup> Restrictions for oscillator in crystal mode apply! Freescale Semiconductor 633 ## MC9S12KT256 Data Sheet, Rev. 1.16 Minimum Programming times are achieved under maximum NVM operating frequency f<sub>NVMOP</sub> and maximum bus frequency f<sub>bus</sub>. Maximum Erase and Programming times are achieved under particular combinations of f<sub>NVMOP</sub> and bus frequency f<sub>bus</sub>. Refer to formula in Section A.6.1.1, "Single Word Programming" and Section A.6.1.4, "Mass Erase" for guidance. <sup>&</sup>lt;sup>4</sup> Burst Programming operations are not applicable to EEPROM <sup>&</sup>lt;sup>5</sup> Minimum Erase times are achieved under maximum NVM operating frequency f<sub>NVMOP</sub> <sup>&</sup>lt;sup>6</sup> Minimum time, if first word in the array is not blank <sup>&</sup>lt;sup>7</sup> Maximum time to complete check on an erased block ## A.6.2 **NVM** Reliability The reliability of the NVM blocks is guaranteed by stress test during qualification, constant process monitors and burn-in to screen early life failures. The failure rates for data retention and program/erase cycling are specified at the operating conditions noted. The program/erase cycle count on the sector is incremented every time a sector or mass erase event is executed. #### NOTE All values shown in Table A-17 are target values and subject to further extensive characterization. Table A-17. NVM Reliability Characteristics<sup>1</sup> | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | | |----------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------|---------------------|---------|----------------------|-----|--------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | С | Data retention after 10,000 program/erase cycles at an average junction temperature of $T_{Javg} \le 85^{\circ}C$ | t <sub>NVMRET</sub> | 15 | 100 <sup>2</sup> | _ | Years | | | | 2 | С | Data retention with <100 program/erase cycles at an average junction temperature T <sub>Javg</sub> ≤ 85°C | | 20 | 100 <sup>2</sup> | _ | | | | | 3 | С | Flash Number of program/erase cycles $(-40^{\circ}\text{C} \le T_{\text{J}} \le 0^{\circ}\text{C})$ | n <sub>FLPE</sub> | 10,000 | _ | _ | Cycles | | | | | | $(0^{\circ}C \le T_{J} \le 140^{\circ}C)$ | | 10,000 | 100,000 <sup>3</sup> | _ | | | | | 4 | С | EEPROM number of Program/Erase cycles ( $-40^{\circ}\text{C} \le T_{\text{J}} \le 0^{\circ}\text{C}$ ) | n <sub>EEPE</sub> | 10,000 | _ | _ | Cycles | | | | | | $(0^{\circ}\text{C} < \text{T}_{\text{J}} \le 140^{\circ}\text{C})$ | | 100,000 | 300,000 <sup>3</sup> | _ | Cycles | | | <sup>&</sup>lt;sup>1</sup> T<sub>Javg</sub> will not exeed 85°C considering a typical temperature profile over the lifetime of a consumer, industrial or automotive application. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines Typical Data Retention, please refer to Engineering Bulletin EB618. <sup>&</sup>lt;sup>3</sup> Spec table quotes typical endurance evaluated at 25°C for this product family, typical endurance at various temperature can be estimated using the graph below. For additional information on how Freescale defines Typical Endurance, please refer to Engineering Bulletin EB619. ## A.7 Reset, Oscillator and PLL This section summarizes the electrical characteristics of the various startup scenarios for Oscillator and Phase-Locked-Loop (PLL). ## A.7.1 Startup Table A-18 summarizes several startup characteristics explained in this section. Detailed description of the startup behavior can be found in the Clock and Reset Generator (CRG) Block User Guide. Conditions are shown in Table A-4 unless otherwise noted C Num Rating **Symbol** Min Тур Max Unit T POR release level 1 2.07 $V_{PORR}$ T POR assert level 2 $V_{PORA}$ 0.97 V 2 3 D | Reset input pulse width, minimum input time **PW<sub>RSTL</sub>** tosc 4 Startup from Reset 192 196 n<sub>osc</sub> n<sub>RST</sub> 5 Interrupt pulse width, IRQ edge-sensitive mode PW<sub>IRQ</sub> 20 ns 6 Wait recovery startup time 14 $t_{WRS}$ $t_{cyc}$ **Table A-18. Startup Characteristics** ## A.7.1.1 POR The release level $V_{PORR}$ and the assert level $V_{PORA}$ are derived from the $V_{DD}$ Supply. They are also valid if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check are started. If after a time $t_{CQOUT}$ no valid oscillation is detected, the MCU will start using the internal self clock. The fastest startup time possible is given by $n_{uposc}$ . #### A.7.1.2 SRAM Data Retention Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing code when VDD5 is out of specification limits, the SRAM contents integrity is guaranteed if after the reset the PORF bit in the CRG Flags Register has not been set. #### A.7.1.3 External Reset When external reset is asserted for a time greater than PW<sub>RSTL</sub> the CRG module generates an internal reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an oscillation before reset. ## A.7.1.4 Stop Recovery Out of STOP the controller can be woken up by an external interrupt. A clock quality check as after POR is performed before releasing the clocks to the system. ## A.7.1.5 Pseudo Stop and Wait Recovery The recovery from Pseudo STOP and Wait are essentially the same since the oscillator was not stopped in both modes. The controller can be woken up by internal or external interrupts. After t<sub>wrs</sub> the CPU starts fetching the interrupt vector. ## A.7.2 Oscillator The device features an internal low-power loop controlled Pierce oscillator and a full swing Pierce oscillator/external clock mode. The selection of loop controlled Pierce oscillator or full swing Pierce oscillator/external clock depends on the XCLKS signal which is sampled during reset. Full swing Pierce oscillator/external clock mode allows the input of a square wave. Before asserting the oscillator to the internal system clocks the quality of the oscillation is checked for each start from either power-on, STOP or oscillator fail. $t_{\rm CQOUT}$ specifies the maximum time before switching to the internal self clock mode after POR or STOP if a proper oscillation is not detected. The quality check also determines the minimum oscillator start-up time $t_{\rm UPOSC}$ . The device also features a clock monitor. A Clock Monitor Failure is asserted if the frequency of the incoming clock signal is below the Assert Frequency $t_{\rm CMFA}$ . **Table A-19. Oscillator Characteristics** | Condit | ions | are shown in Table A-4 unless otherwise noted | | | | | | |--------|------|---------------------------------------------------|------------------------|--------------------------|----------------|--------------------------|----------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1a | С | Crystal oscillator range (loop controlled Pierce) | fosc | 4.0 | | 16 | MHz | | 1b | С | Crystal oscillator range (full swing Pierce) 1,2 | f <sub>OSC</sub> | 0.5 | _ | 40 | MHz | | 2 | Р | Startup Current | iosc | 100 | | _ | μΑ | | 3 | С | Oscillator start-up time (loop controlled Pierce) | t <sub>UPOSC</sub> | _ | 3 <sup>3</sup> | 50 <sup>4</sup> | ms | | 4 | D | Clock Quality check time-out | tcqout | 0.45 | | 2.5 | S | | 5 | Р | Clock Monitor Failure Assert Frequency | f <sub>CMFA</sub> | 50 | 100 | 200 | KHz | | 6 | Р | External square wave input frequency | f <sub>EXT</sub> | 0.5 | _ | 50 | MHz | | 7 | D | External square wave pulse width low | t <sub>EXTL</sub> | 9.5 | _ | _ | ns | | 8 | D | External square wave pulse width high | t <sub>EXTH</sub> | 9.5 | 1 | _ | ns | | 9 | D | External square wave rise time | t <sub>EXTR</sub> | _ | _ | 1 | ns | | 10 | D | External square wave fall time | t <sub>EXTF</sub> | _ | 1 | 1 | ns | | 11 | D | Input Capacitance (EXTAL, XTAL pins) | C <sub>IN</sub> | _ | 7 | _ | pF | | 12 | Р | EXTAL Pin Input High Voltage | V <sub>IH,EXTAL</sub> | 0.75*V <sub>DDPLL</sub> | | _ | V | | | Т | EXTAL Pin Input High Voltage | V <sub>IH,EXTAL</sub> | _ | 1 | V <sub>DDPLL</sub> + 0.3 | > | | 13 | Р | EXTAL Pin Input Low Voltage | V <sub>IL,EXTAL</sub> | _ | | 0.25*V <sub>DDPLL</sub> | <b>V</b> | | | Т | EXTAL Pin Input Low Voltage | V <sub>IL,EXTAL</sub> | V <sub>SSPLL</sub> – 0.3 | | _ | ٧ | | 14 | С | EXTAL Pin Input Hysteresis | V <sub>HYS,EXTAL</sub> | _ | 250 | _ | mV | <sup>&</sup>lt;sup>1</sup> Depending on the crystal a damping series resistor might be necessary MC9S12KT256 Data Sheet, Rev. 1.16 <sup>&</sup>lt;sup>2</sup> Only valid if full swing Pierce oscillator/external clock mode is selected $<sup>^{3}</sup>$ f<sub>OSC</sub> = 4MHz, C = 22pF. <sup>&</sup>lt;sup>4</sup> Maximum value is for extreme cases using high Q, low frequency crystals ## A.7.3 Phase Locked Loop The oscillator provides the reference clock for the PLL. The PLL's Voltage Controlled Oscillator (VCO) is also the system clock source in self clock mode. ## A.7.3.1 XFC Component Selection This section describes the selection of the XFC components to achieve a good filter characteristics. Figure A-3. Basic PLL Functional Diagram The following procedure can be used to calculate the resistance and capacitance values using typical values for $K_1$ , $f_1$ and $i_{ch}$ from Table A-20. The grey boxes show the calculation for $f_{VCO} = 50 MHz$ and $f_{ref} = 1 MHz$ . E.g., these frequencies are used for $f_{OSC} = 4 MHz$ and a 25MHz bus clock. The VCO Gain at the desired VCO frequency is approximated by: The phase detector relationship is given by: $$K_{\Phi} = -|i_{ch}| \cdot K_{V} = 316.7 \text{Hz}/\Omega$$ i<sub>ch</sub> is the current in tracking mode. The loop bandwidth $f_C$ should be chosen to fulfill the Gardner's stability criteria by <u>at least</u> a factor of 10, typical values are 50. $\zeta = 0.9$ ensures a good transient response. And finally the frequency relationship is defined as #### **Appendix A Electrical Characteristics** $$n = \frac{f_{VCO}}{f_{ref}} = 2 \cdot (synr + 1) = 50$$ $$f_{C} < \frac{2 \cdot \zeta \cdot f_{ref}}{\pi \cdot \left(\zeta + \sqrt{1 + \zeta^{2}}\right)} \cdot \frac{1}{10} \rightarrow f_{C} < \frac{f_{ref}}{4 \cdot 10}; (\zeta = 0.9)$$ $$f_{C} < 25kHz$$ With the above values the resistance can be calculated. The example is shown for a loop bandwidth $f_C=10kHz$ : $$R = \frac{2 \cdot \pi \cdot n \cdot f_C}{K_{\Phi}} = 2 \cdot \pi \cdot 50 \cdot 10 \text{kHz} / (316.7 \text{Hz}/\Omega) = 9.9 \text{k}\Omega = \sim 10 \text{k}\Omega$$ The capacitance $C_s$ can now be calculated as: $$C_s = \frac{2 \cdot \zeta^2}{\pi \cdot f_C \cdot R} \approx \frac{0.516}{f_C \cdot R}; (\zeta = 0.9)$$ = 5.19nF =~ 4.7nF The capacitance C<sub>p</sub> should be chosen in the range of: $$C_{s}/20 \le C_{p} \le C_{s}/10$$ $C_{p} = 470pF$ ## A.7.3.2 Jitter Information #### NOTE This section is under construction The basic functionality of the PLL is shown in Figure A-3. With each transition of the clock $f_{cmp}$ , the deviation from the reference clock $f_{ref}$ is measured and input voltage to the VCO is adjusted accordingly. The adjustment is done continuously with no abrupt changes in the clock output frequency. Noise, voltage, temperature and other factors cause slight variations in the control loop resulting in a clock jitter. This jitter affects the real minimum and maximum clock periods as illustrated in Figure A-4. Figure A-4. Jitter Definitions MC9S12KT256 Data Sheet, Rev. 1.16 The relative deviation of $t_{nom}$ is at its maximum for one clock period, and decreases towards zero for larger number of clock periods (N). #### **Appendix A Electrical Characteristics** Defining the jitter as: $$J(N) = \max \left( \left| 1 - \frac{t_{max}(N)}{N \cdot t_{nom}} \right|, \left| 1 - \frac{t_{min}(N)}{N \cdot t_{nom}} \right| \right)$$ #### **NOTE** From the evaluation data a formula for $t_{max} = f(N)$ , resp. $t_{min} = f(N)$ should be derived. Assuming no long term drift of the reference clock, the following will hold $$\lim_{N\to\infty} J(N) = 0$$ This is very important to notice with respect to timers, serial modules where a pre-scaler will eliminate the effect of the jitter to a large extent. Table A-20. PLL Characteristics | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | |----------------------------------------------------------|---|------------------------------------------------------------|-------------------|------|-------|-------------------|-------|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | 1 | Р | Self Clock Mode frequency | f <sub>SCM</sub> | 1 | _ | 5.5 | MHz | | | 2 | D | VCO locking range | f <sub>VCO</sub> | 8 | _ | 50 | MHz | | | 3 | D | Lock Detector transition from Acquisition to Tracking mode | $\Delta_{trk}$ | 3% | _ | 4% <sup>1</sup> | _ | | | 4 | D | Lock Detection | $\Delta_{Lock}$ | 0% | _ | 1.5% <sup>1</sup> | _ | | | 5 | D | Un-Lock Detection | $\Delta_{unl}$ | 0.5% | | 2.5% <sup>1</sup> | _ | | | 6 | D | Lock Detector transition from Tracking to Acquisition mode | $\Delta_{unt}$ | 6% | _ | 8% <sup>1</sup> | _ | | | 7 | С | PLLON Total Stabilization delay <sup>2</sup> | t <sub>stab</sub> | _ | 0.5 | _ | ms | | | 8 | D | PLLON Acquisition mode stabilization delay <sup>2</sup> | t <sub>acq</sub> | _ | 0.3 | _ | ms | | | 9 | D | PLLON Tracking mode stabilization delay <sup>2</sup> | t <sub>al</sub> | _ | 0.2 | _ | ms | | | 10 | D | Fitting parameter VCO loop gain | K <sub>1</sub> | _ | -100 | _ | MHz/V | | | 11 | D | Fitting parameter VCO loop frequency | f <sub>1</sub> | _ | 60 | _ | MHz | | | 12 | D | Charge pump current acquisition mode | i <sub>ch</sub> | _ | -38.5 | _ | μΑ | | | 13 | D | Charge pump current tracking mode | i <sub>ch</sub> | _ | -l3.5 | _ | μΑ | | | 14 | С | Jitter fit parameter 1 <sup>2</sup> | j <sub>1</sub> | _ | _ | 1.1 | % | | | 15 | С | Jitter fit parameter 2 <sup>2</sup> | j <sub>2</sub> | _ | _ | 0.13 | % | | <sup>&</sup>lt;sup>1</sup> % deviation from target frequency $<sup>^{2}~~</sup>f_{OSC}=4 \text{MHz},~f_{BUS}=25 \text{MHz}~\text{equivalent}~f_{VCO}=50 \text{MHz}.~\text{REFDV}=\#\$03,~\text{SYNR}=\#\$018,~\text{Cs}=4.7 \text{nF},~\text{Cp}=470 \text{pF},~\text{Rs}=10 \text{K}\Omega.$ ## A.8 MSCAN Table A-21. MSCAN Wake-up Pulse Characteristics | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | |---------------------------------------------|----------------------------------------------------------|---------------------------------------|------------------|---|---|------|----|--| | Num C Rating Symbol Min Typ Max | | | | | | Unit | | | | 1 | Р | MSCAN Wake-up dominant pulse filtered | t <sub>WUP</sub> | _ | _ | 2 | μs | | | 2 | Ρ | MSCAN Wake-up dominant pulse pass | t <sub>WUP</sub> | 5 | 1 | 1 | μs | | ## A.9 SPI ## A.9.1 Master Mode Figure A-5 and Figure A-6 illustrate the master mode timing. Timing values are shown in Table A-22. - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure A-5. SPI Master Timing (CPHA = 0) #### **Appendix A Electrical Characteristics** - 1. If configured as output - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure A-6. SPI Master Timing (CPHA =1) **Table A-22. SPI Master Mode Timing Characteristics** | Conditio | Conditions are shown in Table A-4 unless otherwise noted, CLOAD = 200pF on all outputs | | | | | | | | | |----------|----------------------------------------------------------------------------------------|------------------------------|-------------------|-----------------------|-----|-----------------------|------------------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | Р | Operating Frequency | f <sub>op</sub> | DC | _ | 1/4 | f <sub>bus</sub> | | | | 1 | Р | SCK Period | t <sub>sck</sub> | 4 | _ | 2048 | t <sub>bus</sub> | | | | 2 | D | Enable Lead Time | t <sub>lead</sub> | 1/2 | _ | _ | t <sub>sck</sub> | | | | 3 | D | Enable Lag Time | t <sub>lag</sub> | 1/2 | _ | | t <sub>sck</sub> | | | | 4 | D | Clock (SCK) High or Low Time | t <sub>wsck</sub> | t <sub>bus</sub> - 30 | _ | 1024 t <sub>bus</sub> | ns | | | | 5 | D | Data Setup Time (Inputs) | t <sub>su</sub> | 25 | _ | _ | ns | | | | 6 | D | Data Hold Time (Inputs) | t <sub>hi</sub> | 0 | _ | _ | ns | | | | 9 | D | Data Valid (after SCK Edge) | t <sub>v</sub> | _ | _ | 25 | ns | | | | 10 | D | Data Hold Time (Outputs) | t <sub>ho</sub> | 0 | _ | _ | ns | | | | 11 | D | Rise Time Inputs and Outputs | t <sub>r</sub> | _ | _ | 25 | ns | | | | 12 | D | Fall Time Inputs and Outputs | t <sub>f</sub> | _ | _ | 25 | ns | | | ## A.9.2 Slave Mode Figure A-7 and Figure A-8 illustrate the slave mode timing. Timing values are shown in Table A-23. NOTE: Not defined but normally MSB of character just received. Figure A-7. SPI Slave Timing (CPHA = 0) NOTE: Not defined but normally LSB of character just received. Figure A-8. SPI Slave Timing (CPHA =1) Table A-23. SPI Slave Mode Timing Characteristics | Conditions are shown in Table A-4 unless otherwise noted, CLOAD = 200pF on all outputs | | | | | | | | | |----------------------------------------------------------------------------------------|---|------------------------------|-------------------|-----------------------|-----|------|------------------|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | 1 | Р | Operating Frequency | f <sub>op</sub> | DC | _ | 1/4 | f <sub>bus</sub> | | | 1 | Р | SCK Period | t <sub>sck</sub> | 4 | _ | 2048 | t <sub>bus</sub> | | | 2 | D | Enable Lead Time | t <sub>lead</sub> | 1 | _ | _ | t <sub>cyc</sub> | | | 3 | D | Enable Lag Time | t <sub>lag</sub> | 1 | _ | _ | t <sub>cyc</sub> | | | 4 | D | Clock (SCK) High or Low Time | t <sub>wsck</sub> | t <sub>cyc</sub> - 30 | _ | _ | ns | | | 5 | D | Data Setup Time (Inputs) | t <sub>su</sub> | 25 | _ | _ | ns | | | 6 | D | Data Hold Time (Inputs) | t <sub>hi</sub> | 25 | _ | _ | ns | | | 7 | D | Slave Access Time | t <sub>a</sub> | _ | _ | 1 | t <sub>cyc</sub> | | | 8 | D | Slave MISO Disable Time | t <sub>dis</sub> | _ | _ | 1 | t <sub>cyc</sub> | | | 9 | D | Data Valid (after SCK Edge) | t <sub>v</sub> | _ | _ | 25 | ns | | | 10 | D | Data Hold Time (Outputs) | t <sub>ho</sub> | 0 | _ | _ | ns | | | 11 | D | Rise Time Inputs and Outputs | t <sub>r</sub> | | | 25 | ns | | | 12 | D | Fall Time Inputs and Outputs | t <sub>f</sub> | _ | _ | 25 | ns | | # A.10 External Bus Timing A timing diagram of the external multiplexed-bus is illustrated in Figure A-9 with the actual timing values shown on table Table A-24. All major bus signals are included in the diagram. While both a data write and data read cycle are shown, only one or the other would occur on a particular bus cycle. # A.10.1 General Muxed Bus Timing The expanded bus timings are highly dependent on the load conditions. The timing parameters shown assume a balanced load across all outputs. Figure A-9. General External Bus Timing ## **Appendix A Electrical Characteristics** Table A-24. Expanded Bus Timing Characteristics | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|----------------------------------------------------------------------------------------------|-------------------|-----|-----|------|------| | 1 | Р | Frequency of operation (E-clock) | f <sub>o</sub> | 0 | _ | 25.0 | MHz | | 2 | Р | Cycle time | t <sub>cyc</sub> | 40 | _ | _ | ns | | 3 | D | Pulse width, E low | PW <sub>EL</sub> | 17 | _ | _ | ns | | 4 | D | Pulse width, E high <sup>1</sup> | PW <sub>EH</sub> | 17 | _ | _ | ns | | 5 | D | Address delay time | t <sub>AD</sub> | _ | _ | 8 | ns | | 6 | D | Address valid time to E rise (PW <sub>EL</sub> -t <sub>AD</sub> ) | t <sub>AV</sub> | 11 | _ | _ | ns | | 7 | D | Muxed address hold time | t <sub>MAH</sub> | 2 | _ | _ | ns | | 8 | D | Address hold to data valid | t <sub>AHDS</sub> | 7 | _ | _ | ns | | 9 | D | Data hold to address | t <sub>DHA</sub> | 2 | _ | _ | ns | | 10 | D | Read data setup time | t <sub>DSR</sub> | 13 | _ | _ | ns | | 11 | D | Read data hold time | t <sub>DHR</sub> | 0 | _ | _ | ns | | 12 | D | Write data delay time | t <sub>DDW</sub> | _ | _ | 7 | ns | | 13 | D | Write data hold time | t <sub>DHW</sub> | 2 | _ | _ | ns | | 14 | D | Write data setup time <sup>1</sup> (PW <sub>EH</sub> -t <sub>DDW</sub> ) | t <sub>DSW</sub> | 10 | _ | _ | ns | | 15 | D | Address access time <sup>1</sup> (t <sub>cyc</sub> -t <sub>AD</sub> -t <sub>DSR</sub> ) | t <sub>ACCA</sub> | 19 | _ | _ | ns | | 16 | D | E high access time <sup>1</sup> (PW <sub>EH</sub> <sup>-t</sup> <sub>DSR</sub> ) | t <sub>ACCE</sub> | 4 | _ | _ | ns | | 17 | D | Non-multiplexed address delay time | t <sub>NAD</sub> | _ | _ | 7 | ns | | 18 | D | Non-muxed address valid to E rise (PW <sub>EL</sub> -t <sub>NAD</sub> ) | t <sub>NAV</sub> | 10 | _ | _ | ns | | 19 | D | Non-multiplexed address hold time | t <sub>NAH</sub> | 2 | _ | _ | ns | | 20 | D | Chip select delay time | t <sub>CSD</sub> | _ | _ | 16 | ns | | 21 | D | Chip select access time <sup>1</sup> (t <sub>cyc</sub> -t <sub>CSD</sub> -t <sub>DSR</sub> ) | t <sub>ACCS</sub> | 11 | _ | _ | ns | | 22 | D | Chip select hold time | t <sub>CSH</sub> | 2 | _ | _ | ns | | 23 | D | Chip select negated time | t <sub>CSN</sub> | 8 | _ | _ | ns | | 24 | D | Read/write delay time | t <sub>RWD</sub> | _ | _ | 7 | ns | | 25 | D | Read/write valid time to E rise (PW <sub>EL</sub> -t <sub>RWD</sub> ) | t <sub>RWV</sub> | 10 | _ | _ | ns | | 26 | D | Read/write hold time | t <sub>RWH</sub> | 2 | _ | _ | ns | | 27 | D | Low strobe delay time | t <sub>LSD</sub> | _ | _ | 7 | ns | | 28 | D | Low strobe valid time to E rise (PW <sub>EL</sub> -t <sub>LSD</sub> ) | t <sub>LSV</sub> | 10 | _ | _ | ns | | 29 | D | Low strobe hold time | t <sub>LSH</sub> | 2 | _ | _ | ns | | 30 | D | NOACC strobe delay time | t <sub>NOD</sub> | _ | _ | 7 | ns | | 31 | D | NOACC valid time to E rise (PW <sub>EL</sub> -t <sub>LSD</sub> ) | t <sub>NOV</sub> | 10 | _ | _ | ns | | 32 | D | NOACC hold time | t <sub>NOH</sub> | 2 | _ | _ | ns | | 33 | D | PIPO0 delay time | t <sub>P0D</sub> | 2 | _ | 7 | ns | | 34 | D | PIPO0 valid time to E rise (PW <sub>EL</sub> -t <sub>P0D</sub> ) | t <sub>P0V</sub> | 10 | _ | | ns | | 35 | D | PIPO1 delay time <sup>1</sup> (PW <sub>EH</sub> -t <sub>P1V</sub> ) | t <sub>P1D</sub> | 2 | _ | 7 | ns | | 36 | D | PIPO1 valid time to E fall | t <sub>P1V</sub> | 10 | _ | _ | ns | $<sup>^{1}</sup>$ Affected by clock stretch: add N x $t_{cyc}$ where N=0,1,2 or 3, depending on the number of clock stretches. MC9S12KT256 Data Sheet, Rev. 1.16 # **Appendix B Recommended PCB Layout** Figure B-1. Recommended PCB Layout for 112LQFP Figure B-2. Recommended PCB Layout for 80QFP The PCB must be carefully laid out to ensure proper operation of the voltage regulator as well as of the MCU itself{Statement}. The following rules must be observed: - Every supply pair must be decoupled by a ceramic capacitor connected as near as possible to the corresponding pins (C1 C6). - Central point of the ground star should be the VSSR pin. - Use low ohmic low inductance connections between VSS1, VSS2 and VSSR. - VSSPLL must be directly connected to VSSR. - Keep traces of VSSPLL, EXTAL and XTAL as short as possible and occupied board area for C7, C8 and Q1 as small as possible. - Do not place other signals or supplies underneath area occupied by C7, C8 and Q1 and the connection area to the MCU. - Central power input should be fed in at the VDDA/VSSA pins. **Table B-1. Recommended Components** | Component | Purpose | Туре | Value | | | |-----------|----------------------------------|---------------|------------------|--|--| | C1 | VDD1 filter cap | ceramic X7R | 400nF | | | | C2 | VDD2 filter cap (80<br>QFP only) | ceramic X7R | 400nF | | | | C3 | VDDA filter cap | ceramic X7R | 100nF | | | | C4 | VDDR filter cap | X7R/tantalum | >=100nF | | | | C5 | VDDPLL filter cap | ceramic X7R | 200nF | | | | C6 | VDDX filter cap | X7R/tantalum | >=100nF | | | | C7 | OSC load cap | | | | | | C8 | OSC load cap | | | | | | C9 | PLL loop filter cap | | | | | | C10 | PLL loop filter cap | See PLL speci | fication chapter | | | | R1 | PLL loop filter res | | | | | | Q1 | Quartz | | | | | # Appendix C Package Information This section provides the physical dimensions of the MC9S12KT256 packages. # C.1 112-Pin LQFP Package Figure C-1. 112-Pin LQFP Mechanical Dimensions (Case no. 987) ## C.2 80-Pin QFP Package Figure C-2. 80-Pin QFP Mechanical Dimensions (Case no. 841B) #### How to Reach Us: #### **Home Page:** www.freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 1-800-521-6274 or 480-768-2130 #### Europe, Middle East, and Africa: +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) #### Japan Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-0047, Japan 0120-191014 or +81-3-3440-3569 #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The ARM POWERED logo is a registered trademark of ARM Limited. ARM7TDMI-S is a trademark of ARM Limited. Java and all other Java-based marks are trademarks or registered trademarks of Sun Microsystems, Inc. in the U.S. and other countries. The Bluetooth trademarks are owned by their proprietor and used by Freescale Semiconductor, Inc. under license. © Freescale Semiconductor, Inc. 2005. All rights reserved.