ABMJB-902







## Moisture Sensitivity Level: MSL=1

## **FEATURES:**

- Low power and miniature package programmable jitter attenuator
- Input/output frequency up to 200MHz
- I/O pins can be configured as output enable (OE), frequency switching (CSEL), power down (PDB) input, or CLK1 (2) output.
- <10µA current consumption with PDB active
- Operating temperature range from -40°C to +85°C
- 6-pin SOT23 RoHS-compliant packages
- Related devices:
  - ABMJB-903: Single-ended input, differential output, and phase noise cleaning

## > APPLICATIONS:

- IEEE1588 GPIO clock cleanup
- FPGA-generated clock cleanup
- 1/10/40/100 Gigabit Ethernet (GbE)
- SONET/SDH
- PCI-Express
- CPRI/OBSAI wireless base stations
- Fibre Channel
- SAS/SATA
- DIMM

# STANDARD SPECIFICATIONS:

Absolute Maximum Ratings (1)

| Parameters                            | Min. | Тур. | Max.                 | Units | Notes          |
|---------------------------------------|------|------|----------------------|-------|----------------|
| Supply Voltage (V <sub>DD</sub> )     |      |      | +4.6                 | V     |                |
| Input Voltage (V <sub>IN</sub> )      | -0.5 |      | V <sub>DD</sub> +0.5 | V     |                |
| Lead Temperature                      |      |      | +260                 | °C    | Soldering, 20s |
| Case Temperature                      |      |      | +115                 | °C    |                |
| Storage Temperature (T <sub>S</sub> ) | -65  |      | +150                 | °C    |                |

# Operation Ratings (2)

| Parameters                                     | Min.  | Тур. | Max.  | Units | Notes            |
|------------------------------------------------|-------|------|-------|-------|------------------|
| Supply Voltage (V <sub>DD</sub> )              | +2.25 |      | +3.63 | V     |                  |
| Junction Thermal Resistance (0 <sub>JA</sub> ) |       |      | 195   | °C/W  | SOT23, Still-Air |
| Ambient Temperature (T <sub>A</sub> )          | -40   |      | +85   | °C    |                  |

#### **DC** Electrical Characteristics

 $V_{DD} = 3.3V \pm 10\%$  or  $2.5V \pm 10\%$ ; CL = 15pF;  $T_A = 25$ °C

| Parameters                                         | Min.  | Typ. | Max.  | Units | Notes                                                                   |  |
|----------------------------------------------------|-------|------|-------|-------|-------------------------------------------------------------------------|--|
|                                                    |       | 12   | 18    | mA    | $V_{DD} = 3.3V, 30MHz, Load = 15pF$                                     |  |
| Supply Current, dynamic (I <sub>DD</sub> )         |       |      | <10   | μΑ    | When $PDB = 0$                                                          |  |
| Operating Voltage (V <sub>DD</sub> )               | +2.25 |      | +3.63 | V     |                                                                         |  |
| Power Supply Ramp (t <sub>PU</sub> )               | 0.001 |      | 100   | ms    | Time for $V_{DD}$ to reach 90% $V_{DD}$ . Power ramp must be monotonic. |  |
| Output Current, low drive (I <sub>OLD</sub> )      | 4     |      |       | mA    |                                                                         |  |
| Output Current, standard drive (I <sub>OSD</sub> ) | 8     |      |       | mA    | $V_{OL} = 0.4V, V_{OH} = V_{DD} - 0.9V, V_{DD} = 3.3V$                  |  |
| Output Current, high drive (I <sub>OHD</sub> )     | 16    |      |       | mA    | 3.5 <b>v</b>                                                            |  |

## Notes:

- 1. Exceeding the absolute maximum ratings may damage the device.
- 2. The device is not guaranteed to function outside tis operating ratings.













#### **AC Electrical Characteristics**

 $V_{DD} = 3.3V \pm 10\%$  or  $2.5V \pm 10\%$ ; CL = 15pF;  $T_A = 25$ °C

| Parameters                   |                                  | Min. | Тур. | Max.        | Units    | Notes                                                                                                                       |
|------------------------------|----------------------------------|------|------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| Input (REFIN)                | 3.3V Operation                   | 1    |      | 200         | MII-     |                                                                                                                             |
| Frequency                    | 2.5V Operation                   | 1    |      | 167         | MHz      |                                                                                                                             |
|                              |                                  | 0.8  |      | $V_{DD}$    |          | Internally AC-coupled (high frequency)                                                                                      |
| Input Signal Amplitude       |                                  | 0.1  |      | $ m V_{DD}$ | $V_{PP}$ | Internally AC-coupled (low frequency) For 3.3V operation, $F_{REFIN} \le 50 MHz$ For 2.5V operation, $F_{REFIN} \le 40 MHz$ |
|                              |                                  | 5    |      | 200         |          | CLK0 and CLK1, 3.3V operation                                                                                               |
| Output Eraguanav             |                                  | 5    |      | 167         | MIIa     | CLK0 and CLK1, 2.5V operation                                                                                               |
| Output Frequency             | Output Frequency                 |      |      | 200         | MHz      | CLK2, 3.3V operation                                                                                                        |
|                              |                                  | 1.25 |      | 167         |          | CLK2, 2.5V operation                                                                                                        |
| Settling Time                |                                  |      |      | 1           | ms       | At power up (after $V_{DD}$ increases over 2.25V)                                                                           |
| Output Enable Tin            | ne                               |      |      | 10          | ns       | OE function: $T_A = 25$ °C, 15pF load. Add one clock period to this measurement for a usable clock output                   |
|                              |                                  |      |      | 1           | ms       | PDB function: $T_A = 25^{\circ}C$ , 15pF load                                                                               |
| Output Rise Time             |                                  |      | 1.2  | 1.7         | ns       | 15pF load, 10/90% V <sub>DD</sub> , high drive, 3.3V                                                                        |
| Output Fall Time             |                                  |      | 1.2  | 1.7         | ns       | 15pF load, 10/90% V <sub>DD</sub> , high drive, 3.3V                                                                        |
| Duty Cycle                   |                                  | 45   | 50   | 55          | %        | $@2.5V$ and 3.3V over entire frequency range. Threshold = $V_{DD}/2$                                                        |
| Period Jitter (peak          | Period Jitter (peak-to-peak) (3) |      | 75   |             | ps       | 10,000 samples measured                                                                                                     |
| Jitter Attenuation Bandwidth |                                  |      | 4    |             | kHz      | CLK0 = REFIN                                                                                                                |

Notes:

3. Jitter performance can be considered the noise floor of the device. Jitter cannot be attenuated below this value.

# **OPTIONS AND PART IDENTIFICATION:**

Please refer to the <u>ABMJB-902 Part Number and Configuration Guide</u> for available part numbers and configurations.











### **OUTLINE DIMENSION:**



#### Notes:

- 1. Dimensions and tolerances are as per ANSI Y14.5M, 1982
- 2. Package surface to be mirror finish.
- 3. Die is facing up for mold. Die is facing down for trim/form. i.e. reverse trim/form.
- 4. The foot length measuring is based on the gauge plane method.



**Dimension: mm** 





ABMJB-902







# **▶** PIN DESCRIPTION:



| Pin No. | Pin Name      | Pin Type | Pin Level | Function                                                                                 |
|---------|---------------|----------|-----------|------------------------------------------------------------------------------------------|
| 1       | PDB, OE, CLK1 | I/O      | LVCMOS    | Customizable pin: power down or output enable control input with pull-up or clock output |
| 2       | GND           | GND      |           | Power supply ground                                                                      |
| 3       | REF_IN        | I, (SE)  | LVCMOS    | Reference clock input                                                                    |
| 4       | VDD           | PWR      |           | Power supply                                                                             |
| 5       | CSEL, CLK2    | I/O      | LVCMOS    | Customizable pin: configuration select control input with pull-up or clock output        |
| 6       | CLK0          | О        | LVCMOS    | Clock output                                                                             |

# **BLOCK DIAGRAM:**







ABMJB-902







# > FU

#### **FUNCTIONAL DESCRIPTION**

The ABMJB-902 series is a highly featured, very flexible, advanced programmable jitter filter design for high performance, low-power, small form-factor applications. The ABMJB-902 accepts a reference clock input between 1MHz and 200MHz and is capable of producing up to three outputs in the 5MHz to 200MHz range. The most common configuration will be comprised of the same input and output frequency, but this flexible design also allows frequency translation from one frequency to another frequency as long as both frequencies are within the specified ranges for input and output.

#### **Jitter Filter Programming**

Typically, the jitter filter settings will be optimized for one particular input and output frequency, but the flexible design also allows configurations for a certain frequency range, up to one octave wide.

The typical bandwidth of the jitter filter is 4kHz. This means that jitter frequency components above 4kHz will be attenuated. In case of frequency translation, the bandwidth may be slightly different.

#### **Clock Output (CLK0)**

CLK0 is the main clock output. The output drive level can be programmed to low drive (4mA), standard drive (8mA) or high drive (16mA). The maximum output frequency is 200MHz at 3.3V operation and 167MHz at 2.5V operation.

#### Clock Output (CLK1, CLK2)

The CLK1 and CLK2 feature allows the PL902xxx to have two additional clock outputs programmed to one of the following frequencies:

- CLK1 = CLK0
- CLK2 = CLK0, CLK0/2 or CLK0/4

CLK1 and CLK2 allow the same output drive level programming as CLK0. Because of the extra /2 and /4 settings, CLK2 is capable of going down to 1.25MHz. In case only an output clock of <5MHz is needed, CLK0 and CLK1 can be disabled.

#### **Output Enable (OE)**

The output enable feature allows the user to enable and disable the clock output(s) by toggling the OE pin. The OE pin incorporates a  $60k\Omega$  pull-up resistor, giving a default condition of logic "1".

#### **Power Down Control (PDB)**

The power down (PDB) feature allows the user to put the ABMJB-902 into sleep mode. When activated (logic "0"), PDB disables the synthesizer circuitry, counters, and all other active circuitry. In power down mode, the IC consumes  $<10\mu$  A of power. The PDB pin incorporates a  $60k\Omega$  pull-up resistor giving a default condition of logic "1".

#### **Configuration Select (CSEL)**

The configuration select (CSEL) feature allows the PL902xxx to switch between two pre-programmed configurations allowing the device on-the-fly frequency switching. The CSEL pin incorporates a  $60k\Omega$  pull-up resistor giving a default condition of logic "1".

Examples for this feature are:

- Select between two frequencies or two frequency ranges.
- Select between two frequency translations, like 1:1 and 1:2.





ABMJB-902







#### **KEY PROGRAMMING PARAMETERS:**

| CLK[0:2]<br>Output Frequency                                                                                                    | Output Drive Strength                                                                               | Programmable<br>Input/Output                                                               |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| CLK0 = REFIN CLK1 = CLK0 CLK2 = CLK0, CLK0/2, or CLK0/4 Frequency translation is optional within the specified frequency range. | Three optional drive strengths to choose from:  • Low: 4mA  • Standard: 8mA (default)  • High: 16mA | One output pin can be configured as:  OE – input PDB – input CSEL – input CLK1, 2 – output |

#### LAYOUT RECOMMENDATIONS

The following guidelines are designed to assist the user to create a performance-optimized PCB design.

#### **Signal Integrity and Termination Considerations**

Keep traces short for good signal integrity.

Trace = Inductor. With a capacitive load this causes ringing.

Long trace = Transmission line. Without proper termination, this will cause reflections that also look like ringing.

Design long traces (greater than 1 inch) as "striplines" or "microstrips" with defined impedance.

Match the trace at one side to avoid reflections bouncing back and forth.

#### **Decoupling and Power Supply Considerations**

Place decoupling capacitors as close as possible to the VDD pin(s) to limit noise from the power supply.

Multiple VDD pins should be decoupled separately for best performance.

The addition of a ferrite bead in series with VDD can help prevent noise from other board sources.

The value of the decoupling capacitor is frequency-dependent. Typical values to use are  $0.1\mu F$  for designs using frequencies <50MHz and  $0.01\mu F$  for designs using frequencies >50MHz.

Typical CMOS Termination
Place series resistor as close to CMOS output as possible.







ABMJB-902







### PERIOD JITTER HISTOGRAM

10MHz input clock with bad period jitter - 460pcs peak-to-peak period jitter



10MHz output clock from Jitter Attenuator - 75pcs peak-to-peak period jitter







ABMJB-902







### FIXING EXTREME JITTER IN 10MHZ IEEE1588 GPIO CLOCKS

An IEEE1588 system can manufacture a 10MHz clock from 8ns pulses, but this creates extreme period jitter of about 24ns peak-to-peak in this case. The Jitter Attenuator cleans that up to 100ps peak-to-peak, allowing the clock to be used in more jitter-sensitive applications.

#### 10MHZ clock from IEEE1588:



#### Jitter Attenuator Output Clock:







ABMJB-902







### **REFLOW PROFILE:**



| Parameters                | Specifications     |
|---------------------------|--------------------|
| Average Ramp-up Rate      | 3°C /second max.   |
| Pre-Heat Temp 150 – 200°C | 60 – 180 second    |
| Temp > 217°C              | 60 – 150 second    |
| Time @ Peak Temperature   | 20 – 40 second     |
| Peak Temperature          | 260°C + 0°C / -5°C |
| Ramp-down Rate            | -6°C / second max. |
| Time 25°C to Peak Temp.   | 8 minutes max.     |

# > TAPE & REEL:

Packaging: - φ 1.5 +D.L/-Q I - 4.00 T: 3000pcs/reel 2.00 ±.05 SEE NOTE 3 T5: 500pcs/reel 4.00 SEE NOTE 1 1.75 ±.10 R 0.3 MAX Ī3.50±.05 SE NOTE 3 9.0 +0.37-0.1 RD3TYP SECTION A - A 0.20 MX. SECTION B - B An = 3.15 80 = 3.20 Ko = 1.40 111.0 REF. Т 13.0 1.7 Ref SEE DETAIL"A

 A
 H
 T
 W

  $\emptyset 178\pm 1.0$   $\emptyset 60.0\pm 1.0$   $1.5\pm 0.3$  8.4+0.0/-0.4 

 Dimensions: mm

**ATTENTION:** Abracon Corporation's products are COTS – Commercial-Off-The-Shelf products; suitable for Commercial, Industrial and, where designated, Automotive Applications. Abracon's products are not specifically designed for Military, Aviation, Aerospace, Life-dependant Medical applications or any application requiring high reliability where component failure could result in loss of life and/or property. For applications requiring high reliability and/or presenting an extreme operating environment, written consent and authorization from Abracon Corporation is required. Please contact Abracon Corporation for more information.





DETAIL B